    8     (            )                               1    google,hayato-rev1 google,hayato mediatek,mt8192                                     +            7Google Hayato rev1     aliases          =/soc/ovl@14005000            B/soc/ovl@14006000            J/soc/ovl@14014000            R/soc/rdma@14007000           X/soc/rdma@14015000           ^/soc/i2c@11f00000            c/soc/i2c@11d20000            h/soc/i2c@11d21000            m/soc/i2c@11cb0000            r/soc/i2c@11d00000            w/soc/mmc@11f60000            |/soc/mmc@11f70000            /soc/serial@11002000          fixed-factor-clock-13m            fixed-factor-clock                                                            clk13m              &      oscillator0           fixed-clock                                clk26m                    oscillator1           fixed-clock                                   clk32k        cpus                         +       cpu@0            cpu           arm,cortex-a55                        psci             ec3@                                     @        *           7           D   @        V           c           t                                        
      cpu@100          cpu           arm,cortex-a55                       psci             ec3@                                     @        *           7           D   @        V           c           t                                              cpu@200          cpu           arm,cortex-a55                       psci             ec3@                                     @        *           7           D   @        V           c           t                                              cpu@300          cpu           arm,cortex-a55                       psci             ec3@                                     @        *           7           D   @        V           c           t                                              cpu@400          cpu           arm,cortex-a76                       psci             ́f                                     @        *           7           D   @        V           c   	        t                                              cpu@500          cpu           arm,cortex-a76                       psci             ́f                                     @        *           7           D   @        V           c   	        t                                              cpu@600          cpu           arm,cortex-a76                       psci             ́f                                     @        *           7           D   @        V           c   	        t                                              cpu@700          cpu           arm,cortex-a76                       psci             ́f                                     @        *           7           D   @        V           c   	        t                                              cpu-map    cluster0       core0              
      core1                    core2                    core3                    core4                    core5                    core6                    core7                          l2-cache0             cache                                    @        ,           c                              l2-cache1             cache                                    @        ,           c                        	      l3-cache              cache                                     @        ,                              idle-states         psci       cpu-retention-l           arm,idle-state                                7                                       cpu-retention-b           arm,idle-state                                #                                       cpu-off-l             arm,idle-state                               <                     \                  cpu-off-b             arm,idle-state                               (                                             pmu-a55           arm,cortex-a55-pmu                      /                  pmu-a76           arm,cortex-a76-pmu                      /                  psci              arm,psci-1.0             smc       timer             arm,armv8-timer                   @  /                                             
                 ]@      opp-table-0           operating-points-v2          :            `   opp-358000000           E    V        L 	@*      opp-399000000           E    A        L 	p      opp-440000000           E    9         L 	      opp-482000000           E            L 	Ҧ      opp-523000000           E    ,X        L 
z      opp-564000000           E    !         L 
4N      opp-605000000           E    $@        L 
e"      opp-647000000           E    &o        L 
      opp-688000000           E    )         L 
      opp-724000000           E    +']         L       opp-748000000           E    ,         L @      opp-772000000           E    .         L q      opp-795000000           E    /b        L       opp-819000000           E    0        L X      opp-843000000           E    2?(        L ,      opp-866000000           E    3        L 5          soc                      +             simple-bus          Z                                ^   performance-controller@11bc10             mediatek,cpufreq-hw                            0               e                     interrupt-controller@c000000              arm,gic-v3                                                                                           /      	                               ppi-partitions     interrupt-partition-0              
                           interrupt-partition-1                                               syscon@10000000            mediatek,mt8192-topckgen syscon                                                      syscon@10001000            mediatek,mt8192-infracfg syscon                                                                syscon@10003000           mediatek,mt8192-pericfg syscon                0                                6      pinctrl@10005000              mediatek,mt8192-pinctrl               P                                                                                                                                                ]  iocfg0 iocfg_rm iocfg_bm iocfg_bl iocfg_br iocfg_lm iocfg_lb iocfg_rt iocfg_lt iocfg_tl eint                                                               /                              	  $I2S_DP_LRCK IS_DP_BCLK I2S_DP_MCLK I2S_DP_DATAOUT SAR0_INT_ODL EC_AP_INT_ODL EDPBRDG_INT_ODL DPBRDG_INT_ODL DPBRDG_PWREN DPBRDG_RST_ODL I2S_HP_MCLK I2S_HP_BCK I2S_HP_LRCK I2S_HP_DATAIN AP_FLASH_WP_L TRACKPAD_INT_ODL EC_AP_HPD_OD SD_CD_ODL HP_INT_ODL_ALC EN_PP1000_DPBRDG AP_GPIO20 TOUCH_INT_L_1V8 UART_BT_WAKE_ODL AP_GPIO23 AP_SPI_FLASH_CS_L AP_SPI_FLASH_CLK EN_PP3300_DPBRDG_DX AP_SPI_FLASH_MOSI AP_SPI_FLASH_MISO I2S_HP_DATAOUT AP_GPIO30 I2S_SPKR_MCLK I2S_SPKR_BCLK I2S_SPKR_LRCK I2S_SPKR_DATAIN I2S_SPKR_DATAOUT AP_SPI_H1_TPM_CLK AP_SPI_H1_TPM_CS_L AP_SPI_H1_TPM_MISO AP_SPI_H1_TPM_MOSI BL_PWM EDPBRDG_PWREN EDPBRDG_RST_ODL EN_PP3300_HUB HUB_RST_L       SD_CLK SD_CMD SD_DATA3 SD_DATA0 SD_DATA2 SD_DATA1       PCIE_WAKE_ODL PCIE_RST_L PCIE_CLKREQ_ODL                        SPMI_SCL SPMI_SDA AP_GOOD UART_DBG_TX_AP_RX UART_AP_TX_DBG_RX UART_AP_TX_BT_RX UART_BT_TX_AP_RX MIPI_DPI_D0_R MIPI_DPI_D1_R MIPI_DPI_D2_R MIPI_DPI_D3_R MIPI_DPI_D4_R MIPI_DPI_D5_R MIPI_DPI_D6_R MIPI_DPI_D7_R MIPI_DPI_D8_R MIPI_DPI_D9_R MIPI_DPI_D10_R   MIPI_DPI_DE_R MIPI_DPI_D11_R MIPI_DPI_VSYNC_R MIPI_DPI_CLK_R MIPI_DPI_HSYNC_R PCM_BT_DATAIN PCM_BT_SYNC PCM_BT_DATAOUT PCM_BT_CLK AP_I2C_AUDIO_SCL AP_I2C_AUDIO_SDA SCP_I2C_SCL SCP_I2C_SDA AP_I2C_WLAN_SCL AP_I2C_WLAN_SDA AP_I2C_DPBRDG_SCL AP_I2C_DPBRDG_SDA EN_PP1800_DPBRDG_DX EN_PP3300_EDP_DX EN_PP1800_EDPBRDG_DX EN_PP1000_EDPBRDG SCP_JTAG0_TDO SCP_JTAG0_TDI SCP_JTAG0_TMS SCP_JTAG0_TCK SCP_JTAG0_TRSTN EN_PP3000_VMC_PMU EN_PP3300_DISPLAY_DX TOUCH_RST_L_1V8 TOUCH_REPORT_DISABLE   AP_I2C_TRACKPAD_SCL_1V8 AP_I2C_TRACKPAD_SDA_1V8 EN_PP3300_WLAN BT_KILL_L WIFI_KILL_L SET_VMC_VOLT_AT_1V8 EN_SPK AP_WARM_RST_REQ   EN_PP3000_SD_S3 AP_EDP_BKLTEN    AP_SPI_EC_CLK AP_SPI_EC_CS_L AP_SPI_EC_MISO AP_SPI_EC_MOSI AP_I2C_EDPBRDG_SCL AP_I2C_EDPBRDG_SDA MT6315_PROC_INT MT6315_GPU_INT UART_SERVO_TX_SCP_RX UART_SCP_TX_SERVO_RX BT_RTS_AP_CTS AP_RTS_BT_CTS UART_AP_WAKE_BT_ODL WLAN_ALERT_ODL EC_IN_RW_ODL H1_AP_INT_ODL            MSDC0_CMD MSDC0_DAT0 MSDC0_DAT2 MSDC0_DAT4 MSDC0_DAT6 MSDC0_DAT1 MSDC0_DAT5 MSDC0_DAT7 MSDC0_DSL MSDC0_CLK MSDC0_DAT3 MSDC0_RST_L SCP_VREQ_VAO AUD_DAT_MOSI2 AUD_NLE_MOSI1 AUD_NLE_MOSI0 AUD_DAT_MISO2 AP_I2C_SAR_SDA AP_I2C_SAR_SCL AP_I2C_PWR_SCL AP_I2C_PWR_SDA AP_I2C_TS_SCL_1V8 AP_I2C_TS_SDA_1V8 SRCLKENA0 SRCLKENA1 AP_EC_WATCHDOG_L PWRAP_SPI0_MI PWRAP_SPI0_CSN PWRAP_SPI0_MO PWRAP_SPI0_CK AP_RTC_CLK32K AUD_CLK_MOSI AUD_SYNC_MOSI AUD_DAT_MOSI0 AUD_DAT_MOSI1 AUD_DAT_MISO0 AUD_DAT_MISO1                anx7625-default-pins                B   pins-out            4  )   *          ;      pins-in         4            F         S         aud-clk-mosi-off-pins                  pins-mosi-off           4               aud-clk-mosi-on-pins                   pins-mosi-on            4            `   
         aud-dat-miso-ch34-off-pins                 pins-miso-off           4            aud-dat-miso-ch34-on-pins                  pins-miso-on            4           aud-dat-miso-off-pins                  pins-miso-off           4               aud-dat-miso-on-pins                   pins-miso-on            4            `   
         aud-dat-miso2-off-pins                 pins-miso-off           4            aud-dat-miso2-on-pins                  pins-miso-on            4           aud-dat-mosi-ch34-off-pins                 pins-mosi-off           4            aud-dat-mosi-ch34-on-pins                  pins-mosi-on            4           aud-dat-mosi-off-pins                  pins-mosi-off           4               aud-dat-mosi-on-pins                   pins-mosi-on            4            `   
         aud-gpio-i2s3-off-pins                 pins-i2s3-off           4      !   #          aud-gpio-i2s3-on-pins                  pins-i2s3-on            4     !  #         aud-gpio-i2s8-off-pins                 pins-i2s8-off           4  
                   aud-gpio-i2s8-on-pins                  pins-i2s8-on            4  
               aud-gpio-i2s9-off-pins                 pins-i2s9-off           4            aud-gpio-i2s9-on-pins                  pins-i2s9-on            4           aud-gpio-tdm-off-pins                  pins-tdm-off            4                      aud-gpio-tdm-on-pins                   pins-tdm-on         4                  aud-nle-mosi-off-pins                  pins-nle-mosi-off           4               aud-nle-mosi-on-pins                   pins-nle-mosi-on            4             cr50-irq-default-pins               0   pins-gsc-ap-int-odl         4            F         cros-ec-irq-default-pins                .   pins-ec-ap-int-odl          4            F         S         i2c0-default-pins               U   pins-bus            4            S           o           i2c1-default-pins               M   pins-bus            4  v  w        S           o           i2c2-default-pins               P   pins-bus            4            S            i2c3-default-pins               A   pins-bus            4                     o           i2c7-default-pins               K   pins-bus            4  |  }                 o           mmc0-default-pins               X   pins-cmd-dat          $  4                           F        `           S   e      pins-clk            4          `              f      pins-rst            4          `              e         mmc0-uhs-pins               Y   pins-cmd-dat          $  4                           F        `   
        S   e      pins-clk            4          `   
           f      pins-rst            4          `              e      pins-ds         4          `   
           f         mmc1-default-pins               \   pins-cmd-dat            4  6  8  7  5  4         F        `           S   e      pins-clk            4  3        `              f      pins-insert         4            F         S         mmc1-uhs-pins               ]   pins-cmd-dat            4  6  8  7  5  4         F        `           S   e      pins-clk            4  3         F        `              f         nor-flash-default-pins              ?   pins-cs-io1         4             F         S        `   
      pins-io0            4           S        `   
      pins-clk            4           F         S        `   
         pcie-default-pins               =   pins-pcie-wake          4  ?         S      pins-pcie-pereset           4  @      pins-pcie-clkreq            4  A         S      pins-wifi-kill          4                     pp1000-dpbrdg-en-pins                  pins-en         4            ;         pp1000-mipibrdg-en-pins                pins-en         4            ;         pp1800-dpbrdg-en-pins                  pins-en         4  ~          ;         pp1800-mipibrd-en-pins                 pins-en         4            ;         pp3300-dpbrdg-en-pins                  pins-en         4            ;         pp3300-mipibrdg-en-pins                pins-en         4            ;         pp3300-wlan-pins                   pins-pcie-en-pp3300-wlan            4                     pwm0-default-pins               ,   pins-pwm            4  (      pins-inhibit            4                     rt1015p-default-pins                   pins            4            ;         scp-pins                2   pins-vreq-vao           4           spi1-default-pins               -   pins-cs-mosi-clk            4                     pins-miso           4                    spi5-default-pins               /   pins-bus            4  &  %   '  $                  trackpad-default-pins               Q   pins-int-n          4            F        S   g         touchscreen-default-pins                V   pins-irq            4            F         S      pins-reset          4                  pins-report-sw          4            ;         vow-clk-miso-off-pins                  pins-miso-off           4            vow-clk-miso-on-pins                   pins-miso-on            4           vow-dat-miso-off-pins                  pins-miso-off           4            vow-dat-miso-on-pins                   pins-miso-on            4           bt-pins             )   pins-bt-kill            4            ;      pins-bt-wake            4            S      pins-ap-wake-bt         4            ;         uart1-pins              '   pins-rx         4  ^         F         S      pins-tx         4  _      pins-cts            4           F      pins-rts            4           uart1-sleep-pins                (   pins-rx         4  ^          F         S      pins-tx         4  _      pins-cts            4           F      pins-rts            4              syscon@10006000       )    mediatek,mt8192-scpsys syscon simple-mfd                  `           power-controller          !    mediatek,mt8192-power-controller                         +                           :   power-domain@0                                    :      /        audio audio1 audio2                              power-domain@1                                     conn                                 power-domain@2                                           mfg alt                      +                             power-domain@3                                              +                             power-domain@4                                power-domain@5                                power-domain@6                                power-domain@7                                power-domain@8                                      power-domain@9              	      (                                       !  disp disp-0 disp-1 disp-2 disp-3                                    +                  power-domain@10             
      (                                          ipe ipe-0 ipe-1 ipe-2 ipe-3                              power-domain@11                                                 isp isp-0 isp-1                              power-domain@12                                                 isp2 isp2-0 isp2-1                               power-domain@13                                        
  mdp mdp-0                                power-domain@14                            3              venc venc-0                              power-domain@15                             4                              vdec vdec-0 vdec-1 vdec-2                                   +                  power-domain@16                         !      !      !            vdec2-0 vdec2-1 vdec2-2                      power-domain@17                   (         
   "       "      "      "           cam cam-0 cam-1 cam-2 cam-3                                 +                  power-domain@18                         #            cam_rawa-0                    power-domain@19                         $            cam_rawb-0                    power-domain@20                         %            cam_rawc-0                                watchdog@10007000             mediatek,mt8192-wdt               p                               9      syscon@1000c000       "    mediatek,mt8192-apmixedsys syscon                                                 5      timer@10017000        ,    mediatek,mt8192-timer mediatek,mt6765-timer              p                /                          &      pwrap@10026000            mediatek,mt6873-pwrap                `                pwrap           /                                          	  spi wrap                                   pmic              mediatek,mt6359                                         mt6359codec         *           =           Q         regulators     buck_vs1            evs1         t 5          !                           buck_vgpu11         evgpu11          t          7                                                      buck_vmodem         evmodem          t                    *                 buck_vpu            evpu         t          7                                             buck_vcore          evcore           t                                                        buck_vs2            evs2         t 5          j                                        buck_vpa            evpa         t           7          ,      buck_vproc2         evproc2          t          7          L                                   buck_vproc1         evproc1          t          7          L                                   buck_vcore_sshub            evcore_sshub         t          7      buck_vgpu11_sshub           evgpu11_sshub            t                         ldo_vaud18          evaud18          t w@         w@                 ldo_vsim1           evsim1           t          /M`      ldo_vibr            evibr            t O         2Z      ldo_vrf12           evrf12           t                          ldo_vusb            evusb            t -         -                         ldo_vsram_proc2         evsram_proc2         t                     L                          ldo_vio18           evio18           t                                         N      ldo_vcamio          evcamio          t                ldo_vcn18           evcn18           t w@         w@                 ldo_vfe28           evfe28           t *         *           x      ldo_vcn13           evcn13           t                 ldo_vcn33_1_bt          evcn33_1_bt          t *         5g      ldo_vcn33_1_wifi            evcn33_1_wifi            t *         5g      ldo_vaux18          evaux18          t w@         w@                          ldo_vsram_others            evsram_others            t q         5                                           '                  ldo_vefuse          evefuse          t                ldo_vxo22           evxo22           t w@         !               ldo_vrfck           evrfck           t `               ldo_vrfck_1         evrfck           t          j       ldo_vbif28          evbif28          t *         *                 ldo_vio28           evio28           t *         2Z               ldo_vemc            evemc            t ,@          2Z      ldo_vemc_1          evemc            t &%         2Z            Z      ldo_vcn33_2_bt          evcn33_2_bt          t *         5g      ldo_vcn33_2_wifi            evcn33_2_wifi            t *         5g      ldo_va12            eva12            t O                         ldo_va09            eva09            t 5          O      ldo_vrf18           evrf18           t          P      ldo_vsram_md          	  evsram_md            t                     *                 ldo_vufs            evufs            t                               [      ldo_vm18            evm18            t                         ldo_vbbck           evbbck           t          O      ldo_vsram_proc1         evsram_proc1         t                     L                          ldo_vsim2           evsim2           t          /M`      ldo_vsram_others_sshub          evsram_others_sshub          t                    mt6359rtc             mediatek,mt6358-rtc             spmi@10027000             mediatek,mt6873-spmi                  p                            pmif spmimst                                8      (  pmif_sys_ck pmif_tmr_ck spmimst_clk_mux                                                  +       pmic@6            mediatek,mt6315-regulator                      regulators     vbuck1          5vbuck1          eVbcpu           t          7                                            vbuck3          5vbuck3          eVlcpu           t          7                                                  pmic@7            mediatek,mt6315-regulator                      regulators     vbuck1          5vbuck1          eVgpu            t          5                                                   '                           mailbox@10228000              mediatek,mt8192-gce              "       @         /                      J                          gce             a      clock-controller@10720000             mediatek,mt8192-scp_adsp                 r                             Vfail          serial@11002000       *    mediatek,mt8192-uart mediatek,mt6577-uart                                  /       m                               	  baud bus            Vokay          serial@11003000       *    mediatek,mt8192-uart mediatek,mt6577-uart                 0                                	  baud bus            Vokay            ]default sleep           k   '        u   (                   n             ^      bluetooth             realtek,rtl8822cs-bt            ]default         k   )                                                              clock-controller@11007000             mediatek,mt8192-imp_iic_wrap_c                p                          spi@1100a000          (    mediatek,mt8192-spi mediatek,mt6765-spi                      +                                  /                             M                    parent-clk sel-clk spi-clk        	  Vdisabled          thermal-sensor@1100b000           mediatek,mt8192-lvts-ap                               /                             	                          *        lvts-calib-data-1                                svs@1100bc00              mediatek,mt8192-svs                               /                             	        main               +   *      (  svs-calibration-data t-calibration-data                       svs_rst       pwm@1100e000              mediatek,mt8183-disp-pwm                                  /                                        !      8        main mm         Vokay            ]default         k   ,                  spi@11010000          (    mediatek,mt8192-spi mediatek,mt6765-spi                      +                                  /                             M            <        parent-clk sel-clk spi-clk          Vokay                        ]default         k   -   ec@0              google,cros-ec-spi                                         -        ]default         k   .         %                     +       pwm           google,cros-ec-pwm                   	  Vdisabled          i2c-tunnel            google,cros-ec-i2c-tunnel           3                         +       sbs-battery@b             sbs,sbs-battery                     E           Y            regulator@0           google,cros-ec-regulator                         t w@         2Z            _      regulator@1           google,cros-ec-regulator                        t 2Z         2Z            ^      typec             google,cros-ec-typec                         +       connector@0           usb-c-connector                      nleft            tdual            host            source        connector@1           usb-c-connector                     nright           tdual            host            source           keyboard-controller           google,cros-ec-keyb                                     D      t x  	 q	 r  s  }  0  Y  1   
 d  " # (  \       V 
 |  } )   	  + ^  a    !  % $ '	 &
 +  , . / - 3 2 * 5	 4 9     	  	 

 8 l j       6 	  g i      (                 	  	                 spi@11012000          (    mediatek,mt8192-spi mediatek,mt6765-spi                      +                                  /                             M            >        parent-clk sel-clk spi-clk        	  Vdisabled          spi@11013000          (    mediatek,mt8192-spi mediatek,mt6765-spi                      +                 0                /                             M            ?        parent-clk sel-clk spi-clk        	  Vdisabled          spi@11018000          (    mediatek,mt8192-spi mediatek,mt6765-spi                      +                                 /                             M            L        parent-clk sel-clk spi-clk        	  Vdisabled          spi@11019000          (    mediatek,mt8192-spi mediatek,mt6765-spi                      +                                 /                             M            M        parent-clk sel-clk spi-clk          Vokay                  %                       ]default         k   /   tpm@0             google,cr50                                        B@        ]default         k   0         spi@1101d000          (    mediatek,mt8192-spi mediatek,mt6765-spi                      +                                 /                             M            m        parent-clk sel-clk spi-clk        	  Vdisabled          spi@1101e000          (    mediatek,mt8192-spi mediatek,mt6765-spi                      +                                 /                             M            n        parent-clk sel-clk spi-clk        	  Vdisabled          scp@10500000              mediatek,mt8192-scp       0       P             r             p                 sram cfg l1tcm          /                                    main            Vokay             mediatek/mt8192/scp.img            1        ]default         k   2            u   cros-ec-rpmsg             google,cros-ec-rpmsg            cros-ec-rpmsg            usb@11200000          '    mediatek,mt8192-xhci mediatek,mtk-xhci                               >              	  mac ippc                      a               0host            @   3      4                 "      #              ]      ]                7   5               R      $  sys_ck ref_ck mcu_ck dma_ck xhci_ck          %        E   6      f        Vokay            \   7        j   8      syscon@11210000           mediatek,mt8192-audsys syscon                !                                  ;   mt8192-afe-pcm            mediatek,mt8192-audio           /                         9         	  audiosys            v   5                                 :               ;       ;      ;      ;      ;      ;      ;      ;      ;      ;      ;   	   ;   
   ;      ;      ;      ;      ;      ;      ;      ;         /      :                  H      /      e      0      i      +      g      ,      k      ;      <      =      >      ?      @      A      B      C      D                                                                        7        u  aud_afe_clk aud_dac_clk aud_dac_predis_clk aud_adc_clk aud_adda6_adc_clk aud_apll22m_clk aud_apll24m_clk aud_apll1_tuner_clk aud_apll2_tuner_clk aud_tdm_clk aud_tml_clk aud_nle aud_dac_hires_clk aud_adc_hires_clk aud_adc_hires_tml aud_adda6_adc_hires_clk aud_3rd_dac_clk aud_3rd_dac_predis_clk aud_3rd_dac_tml aud_3rd_dac_hires_clk aud_infra_clk aud_infra_26m_clk top_mux_audio top_mux_audio_int top_mainpll_d4_d4 top_mux_aud_1 top_apll1_ck top_mux_aud_2 top_apll2_ck top_mux_aud_eng1 top_apll1_d4 top_mux_aud_eng2 top_apll2_d4 top_i2s0_m_sel top_i2s1_m_sel top_i2s2_m_sel top_i2s3_m_sel top_i2s4_m_sel top_i2s5_m_sel top_i2s6_m_sel top_i2s7_m_sel top_i2s8_m_sel top_i2s9_m_sel top_apll12_div0 top_apll12_div1 top_apll12_div2 top_apll12_div3 top_apll12_div4 top_apll12_divb top_apll12_div5 top_apll12_div6 top_apll12_div7 top_apll12_div8 top_apll12_div9 top_mux_audio_h top_clk26m_clk                         pcie@11230000             mediatek,mt8192-pcie             pci              #                	  pcie-mac                         +         0         +      '      *      j      ^      \      /  pl_250m tl_26m tl_96m tl_32k peri_26m top_133m                )              Q        /                                   8  ^                                                                                      `                    <                      <                     <                     <           ]default         k   =   interrupt-controller                                                 <      pcie@0,0             pci                                                                            +            ^   wifi@0,0          (                                                 >            spi@11234000              mediatek,mt8192-nor              #@                /                            :      w      ]        spi sf axi                :              b                     +            Vokay            ]default         k   ?   flash@0            winbond,w25q64jwm jedec,spi-nor                      u                                thermal-sensor@11278000           mediatek,mt8192-lvts-mcu                 '                /                             	                         *        lvts-calib-data-1                          v      efuse@11c10000        %    mediatek,mt8192-efuse mediatek,efuse                                               +      socinfo-data1@44                D         socinfo-data2@50                P         data1@1c0                 X            *      calib@580                 h            +         i2c@11cb0000              mediatek,mt8192-i2c                            !s                /       s                   @          x      	  main dma                                     +            Vokay                      ]default         k   A   anx7625@58            analogix,anx7625                X        ]default         k   B              )                  *               C           D        '   E   ports                        +       port@0                  endpoint            4   F            e         port@1                 endpoint            4   G            I            aux-bus    panel         
    edp-panel           D   E        Q   H   port       endpoint            4   I            G                     clock-controller@11cb1000             mediatek,mt8192-imp_iic_wrap_e                                               @      i2c@11d00000              mediatek,mt8192-i2c                            !v               /       w                   J          x      	  main dma                                     +            Vokay                      ]default         k   K      i2c@11d01000              mediatek,mt8192-i2c                           !w              /       x                   J         x      	  main dma                                     +          	  Vdisabled          i2c@11d02000              mediatek,mt8192-i2c                            !y               /       y                   J         x      	  main dma                                     +          	  Vdisabled          clock-controller@11d03000             mediatek,mt8192-imp_iic_wrap_s               0                                J      i2c@11d20000              mediatek,mt8192-i2c                            !q                /       q                   L          x      	  main dma                                     +            Vokay                      ]default         k   M   audio-codec@1a                                       [           j           {   N           N           N           7          realtek,rt5682i                       O                     i2c@11d21000              mediatek,mt8192-i2c                           !q              /       r                   L         x      	  main dma                                     +            Vokay                        18        ]default         k   P   trackpad@15           elan,ekth3000                                        ]default         k   Q           R         %         i2c@11d22000              mediatek,mt8192-i2c                            !s              /       t                   L         x      	  main dma                                     +          	  Vdisabled          clock-controller@11d23000              mediatek,mt8192-imp_iic_wrap_ws              0                                L      i2c@11e00000              mediatek,mt8192-i2c                            !u                /       u                   S          x      	  main dma                                     +          	  Vdisabled          clock-controller@11e01000             mediatek,mt8192-imp_iic_wrap_w                                               S      t-phy@11e40000        .    mediatek,mt8192-tphy mediatek,generic-tphy-v2                        +           ^                usb-phy@0                                       ref                        3      usb-phy@700               	                     ref                        4         dsi-phy@11e50000              mediatek,mt8183-mipi-tx                                   5   
                                  mipi_tx0_pll            Vokay                d      i2c@11f00000              mediatek,mt8192-i2c                            !p               /       p                   T          x      	  main dma                                     +            Vokay                      ]default         k   U   touchscreen@10                                       ]default         k   V          hid-over-i2c               
        	           	   R         i2c@11f01000              mediatek,mt8192-i2c                           !u               /       v                   T         x      	  main dma                                     +          	  Vdisabled          clock-controller@11f02000             mediatek,mt8192-imp_iic_wrap_n                                                T      clock-controller@11f10000             mediatek,mt8192-msdc_top                                                  W      mmc@11f60000          (    mediatek,mt8192-mmc mediatek,mt8183-mmc                                             /       c             8            W   	   W      W      W      W      W         3  source hclk source_cg sys_cg pclk_cg axi_cg ahb_cg          Vokay            ]default state_uhs           k   X        u   Y                            	*   Z        	6   [         	C         	U         	d         	s         	         	        	 (         	         	         	      mmc@11f70000          (    mediatek,mt8192-mmc mediatek,mt8183-mmc                                             /       g             8            W   
   W      W      W      W      W         3  source hclk source_cg sys_cg pclk_cg axi_cg ahb_cg          Vokay            ]default state_uhs           k   \        u   ]                            	                 	*   ^        	6   _         	         	         	         	         
      gpu@13000000          )    mediatek,mt8192-mali arm,mali-valhall-jm                          @       0  /      m             l             k               0job mmu gpu             5         (     :      :      :      :      :           
core0 core1 core2 core3 core4           
%   `        Vokay            
9         clock-controller@13fbf000             mediatek,mt8192-mfgcfg                                         syscon@14000000           mediatek,mt8192-mmsys syscon                                                          
E   a          a              
L   a                            mutex@14001000            mediatek,mt8192-disp-mutex                                /                                      
L   a                 
d               :   	      smi@14002000              mediatek,mt8192-smi-common                                                                   apb smi gals0 gals1            :   	            b      larb@14003000             mediatek,mt8192-smi-larb                  0                
x            
   b                       apb smi            :   	            f      larb@14004000             mediatek,mt8192-smi-larb                  @                
x           
   b                       apb smi            :   	            g      ovl@14005000              mediatek,mt8192-disp-ovl                  P                /                                     
   c      c              :   	        
L   a     P          ovl@14006000              mediatek,mt8192-disp-ovl-2l               `                /                         :   	                       
   c   "   c            
L   a     `          rdma@14007000         4    mediatek,mt8192-disp-rdma mediatek,mt8183-disp-rdma               p                /                                     
   c           
              :   	        
L   a     p          color@14009000        6    mediatek,mt8192-disp-color mediatek,mt8173-disp-color                                 /                        :   	                       
L   a               ccorr@1400a000            mediatek,mt8192-disp-ccorr                                /                        :   	               	        
L   a               aal@1400b000          2    mediatek,mt8192-disp-aal mediatek,mt8183-disp-aal                                 /                        :   	                       
L   a               gamma@1400c000        6    mediatek,mt8192-disp-gamma mediatek,mt8183-disp-gamma                                 /                        :   	                       
L   a               postmask@1400d000             mediatek,mt8192-disp-postmask                                 /                        :   	                       
L   a               dither@1400e000       8    mediatek,mt8192-disp-dither mediatek,mt8183-disp-dither                               /                        :   	               
        
L   a               dsi@14010000              mediatek,mt8183-dsi                               /      	                                d        engine digital hs           @   d        
dphy               :   	                      Vokay       port       endpoint            4   e            F            ovl@14014000              mediatek,mt8192-disp-ovl-2l              @                /                        :   	                       
   c   #   c   !        
L   a     @          rdma@14015000         4    mediatek,mt8192-disp-rdma mediatek,mt8183-disp-rdma              P                /                        :   	                       
   c   %        
           
L   a     P          dpi@14016000              mediatek,mt8192-dpi              `                /                            !         5           pixel engine pll          	  Vdisabled          m4u@1401d000              mediatek,mt8192-m4u                            <  
   f   g   h   i   j   k   l   m   n   o   p   q   r   s   t        /                                    bclk               :   	        
               c      clock-controller@15020000             mediatek,mt8192-imgsys                                                      larb@1502e000             mediatek,mt8192-smi-larb                                 
x   	        
   b                               apb smi            :               l      clock-controller@15820000             mediatek,mt8192-imgsys2                                                     larb@1582e000             mediatek,mt8192-smi-larb                                 
x           
   b                               apb smi            :               m      video-codec@16000000              mediatek,mt8192-vcodec-dec                                 
   u        
   c                        +           ^                    `    video-codec@10000             mediatek,mtk-vcodec-lat                                /                   @  
   c      c      c      c      c      c      c      c         (         4                            F        sel soc-vdec soc-lat vdec top                 4              F           :         video-codec@25000             mediatek,mtk-vcodec-core                  P                /                   X  
   c      c      c      c      c      c      c      c      c      c      c         (         4   !      !      !          F        sel soc-vdec soc-lat vdec top                 4              F           :            larb@1600d000             mediatek,mt8192-smi-larb                                  
x           
   b                                 apb smi            :               j      clock-controller@1600f000             mediatek,mt8192-vdecsys_soc                                                      larb@1602e000             mediatek,mt8192-smi-larb                                 
x           
   b            !       !            apb smi            :               i      clock-controller@1602f000             mediatek,mt8192-vdecsys                                              !      clock-controller@17000000             mediatek,mt8192-vencsys                                                      larb@17010000             mediatek,mt8192-smi-larb                                  
x           
   b                              apb smi            :               k      vcodec@17020000           mediatek,mt8192-vcodec-enc                               X  
   c      c      c      c      c      c      c      c      c      c      c           /      5               
   u           :                        	  venc_sel                  3              W      clock-controller@1a000000             mediatek,mt8192-camsys                                                 "      larb@1a001000             mediatek,mt8192-smi-larb                                  
x           
   b            "      "            apb smi            :               n      larb@1a002000             mediatek,mt8192-smi-larb                                   
x           
   b            "      "           apb smi            :               o      larb@1a00f000             mediatek,mt8192-smi-larb                                  
x           
   b            #      #            apb smi            :               p      larb@1a010000             mediatek,mt8192-smi-larb                                  
x           
   b            $      $            apb smi            :               q      larb@1a011000             mediatek,mt8192-smi-larb                                 
x           
   b            %       %           apb smi            :               r      clock-controller@1a04f000             mediatek,mt8192-camsys_rawa                                              #      clock-controller@1a06f000             mediatek,mt8192-camsys_rawb                                              $      clock-controller@1a08f000             mediatek,mt8192-camsys_rawc                                              %      clock-controller@1b000000             mediatek,mt8192-ipesys                                                       larb@1b00f000             mediatek,mt8192-smi-larb                                  
x           
   b                             apb smi            :   
            t      larb@1b10f000             mediatek,mt8192-smi-larb                                 
x           
   b                              apb smi            :   
            s      clock-controller@1f000000             mediatek,mt8192-mdpsys                                                       larb@1f002000             mediatek,mt8192-smi-larb                                   
x           
   b                             apb smi            :               h         thermal-zones      cpu0-thermal            
          
              v      trips      trip-alert           L        (           passive             w      trip-crit                    (        	   critical             cooling-maps       map0            3   w      0  8   
                     cpu1-thermal            
          
              v      trips      trip-alert           L        (           passive             x      trip-crit                    (        	   critical             cooling-maps       map0            3   x      0  8   
                     cpu2-thermal            
          
              v      trips      trip-alert           L        (           passive             y      trip-crit                    (        	   critical             cooling-maps       map0            3   y      0  8   
                     cpu3-thermal            
          
              v      trips      trip-alert           L        (           passive             z      trip-crit                    (        	   critical             cooling-maps       map0            3   z      0  8   
                     cpu4-thermal            
          
              v       trips      trip-alert           L        (           passive             {      trip-crit                    (        	   critical             cooling-maps       map0            3   {      0  8                        cpu5-thermal            
          
              v      trips      trip-alert           L        (           passive             |      trip-crit                    (        	   critical             cooling-maps       map0            3   |      0  8                        cpu6-thermal            
          
              v      trips      trip-alert           L        (           passive             }      trip-crit                    (        	   critical             cooling-maps       map0            3   }      0  8                        cpu7-thermal            
          
              v      trips      trip-alert           L        (           passive             ~      trip-crit                    (        	   critical             cooling-maps       map0            3   ~      0  8                        vpu0-thermal            
          
                    trips      trip-alert           L        (           passive       trip-crit                    (        	   critical                vpu1-thermal            
          
                 	   trips      trip-alert           L        (           passive       trip-crit                    (        	   critical                gpu-thermal         
          
                 
   trips      trip-alert           L        (           passive       trip-crit                    (        	   critical                gpu1-thermal            
          
                    trips      trip-alert           L        (           passive       trip-crit                    (        	   critical                infra-thermal           
          
                    trips      trip-alert           L        (           passive       trip-crit                    (        	   critical                cam-thermal         
          
                    trips      trip-alert           L        (           passive       trip-crit                    (        	   critical                md0-thermal         
          
                    trips      trip-alert           L        (           passive       trip-crit                    (        	   critical                md1-thermal         
          
                    trips      trip-alert           L        (           passive       trip-crit                    (        	   critical                md2-thermal         
          
                    trips      trip-alert           L        (           passive       trip-crit                    (        	   critical                   chosen          Gserial0:115200n8          memory@40000000          memory               @                backlight-lcd0            pwm-backlight           S                 D                             X              j            @            H      dmic-codec            dmic-codec                        2      regulator-1v0-dpbrdg              regulator-fixed         epp1000_dpbrdg           ]default         k           t B@         B@                                                     regulator-1v0-mipibrdg            regulator-fixed         epp1000_mipibrdg         ]default         k           t B@         B@                                                           C      regulator-1v8-dpbrdg              regulator-fixed         epp1800_dpbrdg           ]default         k                                   ~               N      regulator-1v8-g           regulator-fixed         epp1800_ldo_g                              t w@         w@           7      regulator-1v8-mipibrdg            regulator-fixed         epp1800_mipibrdg         ]default         k                                                  N            D      regulator-3v3-dpbrdg              regulator-fixed         epp3300_dpbrdg           ]default         k                                                  7      regulator-3v3-g           regulator-fixed       	  epp3300_g                              t 2Z         2Z                       7      regulator-3v3-z           regulator-fixed         epp3300_ldo_z                              t 2Z         2Z                       O      regulator-3v3-mipibrdg            regulator-fixed         epp3300_mipibrdg         ]default         k                                                  7                      E      regulator-3v3-u           regulator-fixed       	  epp3300_u                              t 2Z         2Z           7            R      regulator-3v3-wlan            regulator-fixed         epp3300_wlan                           t 2Z         2Z        ]default         k                                    regulator-5v0-a           regulator-fixed       	  epp5000_a                              t LK@         LK@                       8      regulator-var-sys             regulator-fixed       
  eppvar_sys                                       reserved-memory                      +            ^   scp@50000000              shared-dma-pool              P                              1      wifi@c0000000             restricted-dma-pool                                    >         audio-codec           realtek,rt1015p         ]default         k                             j                      sound                     ]aud_clk_mosi_off aud_clk_mosi_on aud_dat_mosi_off aud_dat_mosi_on aud_dat_miso_off aud_dat_miso_on vow_dat_miso_off vow_dat_miso_on vow_clk_miso_off vow_clk_miso_on aud_nle_mosi_off aud_nle_mosi_on aud_dat_miso2_off aud_dat_miso2_on aud_gpio_i2s3_off aud_gpio_i2s3_on aud_gpio_i2s8_off aud_gpio_i2s8_on aud_gpio_i2s9_off aud_gpio_i2s9_on aud_dat_mosi_ch34_off aud_dat_mosi_ch34_on aud_dat_miso_ch34_off aud_dat_miso_ch34_on aud_gpio_tdm_off aud_gpio_tdm_on            k           u                      )           3           =           G           Q           [           e           o           z                                                                                                                                               	                    &    mediatek,mt8192_mt6359_rt1015p_rt5682      speaker-codecs                   headset-codec                              	compatible interrupt-parent #address-cells #size-cells model ovl0 ovl-2l0 ovl-2l2 rdma0 rdma4 i2c0 i2c1 i2c2 i2c3 i2c7 mmc0 mmc1 serial0 #clock-cells clocks clock-div clock-mult clock-output-names phandle clock-frequency device_type reg enable-method cpu-idle-states i-cache-size i-cache-line-size i-cache-sets d-cache-size d-cache-line-size d-cache-sets next-level-cache performance-domains capacity-dmips-mhz #cooling-cells cpu cache-level cache-unified entry-method arm,psci-suspend-param local-timer-stop entry-latency-us exit-latency-us min-residency-us interrupts opp-shared opp-hz opp-microvolt dma-ranges #performance-domain-cells #interrupt-cells #redistributor-regions interrupt-controller mediatek,broken-save-restore-fw affinity #reset-cells reg-names gpio-controller #gpio-cells gpio-ranges gpio-line-names pinmux output-low input-enable bias-pull-up drive-strength drive-strength-microamp bias-disable bias-pull-down output-high #power-domain-cells clock-names mediatek,infracfg domain-supply assigned-clocks assigned-clock-parents interrupts-extended mediatek,dmic-mode mediatek,mic-type-0 mediatek,mic-type-2 regulator-name regulator-min-microvolt regulator-max-microvolt regulator-enable-ramp-delay regulator-always-on regulator-ramp-delay regulator-allowed-modes regulator-coupled-with regulator-coupled-max-spread regulator-compatible #mbox-cells status pinctrl-names pinctrl-0 pinctrl-1 enable-gpios device-wake-gpios host-wake-gpios resets nvmem-cells nvmem-cell-names #thermal-sensor-cells reset-names #pwm-cells mediatek,pad-select spi-max-frequency wakeup-source google,remote-bus sbs,i2c-retry-count sbs,poll-retry-count label power-role data-role try-power-role keypad,num-rows keypad,num-columns google,needs-ghost-filter linux,keymap function-row-physmap cs-gpios firmware-name memory-region mediatek,rpmsg-name interrupt-names phys mediatek,syscon-wakeup vusb33-supply vbus-supply mediatek,apmixedsys mediatek,topckgen power-domains bus-range interrupt-map-mask interrupt-map num-lanes spi-rx-bus-width spi-tx-bus-width reset-gpios vdd10-supply vdd18-supply vdd33-supply remote-endpoint power-supply backlight realtek,jd-src #sound-dai-cells AVDD-supply DBVDD-supply LDO1-IN-supply MICVDD-supply realtek,btndet-delay VBAT-supply clock-stretch-ns vcc-supply #phy-cells post-power-on-delay-ms hid-descr-addr vdd-supply vmmc-supply vqmmc-supply cap-mmc-highspeed mmc-hs200-1_8v mmc-hs400-1_8v supports-cqe cap-mmc-hw-reset mmc-hs400-enhanced-strobe hs400-ds-delay no-sdio no-sd non-removable cd-gpios cap-sd-highspeed sd-uhs-sdr50 sd-uhs-sdr104 no-mmc power-domain-names operating-points-v2 mali-supply mboxes mediatek,gce-client-reg mediatek,gce-events mediatek,larb-id mediatek,smi iommus mediatek,rdma-fifo-size phy-names mediatek,larbs #iommu-cells mediatek,scp polling-delay polling-delay-passive thermal-sensors temperature hysteresis trip cooling-device stdout-path pwms brightness-levels num-interpolated-steps default-brightness-level num-channels wakeup-delay-ms enable-active-high regulator-boot-on gpio vin-supply off-on-delay-us no-map sdb-gpios mediatek,platform pinctrl-2 pinctrl-3 pinctrl-4 pinctrl-5 pinctrl-6 pinctrl-7 pinctrl-8 pinctrl-9 pinctrl-10 pinctrl-11 pinctrl-12 pinctrl-13 pinctrl-14 pinctrl-15 pinctrl-16 pinctrl-17 pinctrl-18 pinctrl-19 pinctrl-20 pinctrl-21 pinctrl-22 pinctrl-23 pinctrl-24 pinctrl-25 sound-dai 