 
   8     (            ?                               G    google,starmie-sku1 google,starmie-sku4 google,starmie mediatek,mt8186                                   +            7Google Starmie sku1 board      aliases          =/soc/ovl@14005000            B/soc/ovl@14006000            J/soc/rdma@14007000           P/soc/rdma@1401f000           V/soc/i2c@11007000            [/soc/i2c@11008000            `/soc/i2c@11009000            e/soc/i2c@1100f000            j/soc/i2c@11016000            o/soc/mmc@11230000            t/soc/mmc@11240000            y/soc/serial@11002000          fhctl@1000ce00            mediatek,mt8186-fhctl                                              	   disabled          cci           mediatek,mt8186-cci                               cci intermediate                                        "      opp-table-cci             operating-points-v2                          opp-500000000                e           	'                  opp-560000000                !`           
L                  opp-612000000                $za           
                  opp-682000000                (~          
            	      opp-752000000                ,Ҝ           YF            
      opp-822000000                0                            opp-875000000                4'p                            opp-927000000                7@          5                   opp-980000000                :i           ~>                  opp-1050000000               >                            opp-1120000000               B           )$                  opp-1155000000               D                            opp-1190000000               F          
                  opp-1260000000               K           ~                  opp-1330000000               OF0          )                  opp-1400000000               SrN           R                     opp-table-cluster0            operating-points-v2                          opp-500000000                e           	'                  opp-774000000                ."M          
L                  opp-875000000                4'p          
`                  opp-975000000                :Q                      	      opp-1075000000               @2          q            
      opp-1175000000               F	          X                  opp-1275000000               K          5                   opp-1375000000               Q                            opp-1500000000               Yh/                             opp-1618000000               `p          Y                  opp-1666000000               cM$                            opp-1733000000               gK{@          H                  opp-1800000000               kI           ~                  opp-1866000000               o8                            opp-1933000000               s7=@          Z                  opp-2000000000               w5           R                     opp-table-cluster1            operating-points-v2                       #   opp-774000000                ."M          
L                  opp-835000000                1          
                  opp-919000000                6          
                  opp-1002000000               ;N          YF            	      opp-1085000000               @@          X            
      opp-1169000000               E@          5                   opp-1308000000               M                             opp-1419000000               T8          Y                  opp-1530000000               [1          t                  opp-1670000000               c-          Z                  opp-1733000000               gK{@                            opp-1796000000               k           s                  opp-1860000000               nY           Լ                  opp-1923000000               r          6d                  opp-1986000000               v_          v                  opp-2050000000               z0                               cpus                         +       cpu-map    cluster0       core0                     core1                     core2                     core3                     core4                     core5                     core6                     core7                           cpu@0            cpu           arm,cortex-a55                       psci            w5                                cpu intermediate                        #   T        =  ~        P               `           m   @                                 @                      !                      "                              cpu@100          cpu           arm,cortex-a55                      psci            w5                                cpu intermediate                        #   T        =  ~        P               `           m   @                                 @                      !                      "                              cpu@200          cpu           arm,cortex-a55                      psci            w5                                cpu intermediate                        #   T        =  ~        P               `           m   @                                 @                      !                      "                              cpu@300          cpu           arm,cortex-a55                      psci            w5                                cpu intermediate                        #   T        =  ~        P               `           m   @                                 @                      !                      "                              cpu@400          cpu           arm,cortex-a55                      psci            w5                                cpu intermediate                        #   T        =  ~        P               `           m   @                                 @                      !                      "                              cpu@500          cpu           arm,cortex-a55                      psci            w5                                cpu intermediate                        #   T        =  ~        P               `           m   @                                 @                      !                      "                              cpu@600          cpu           arm,cortex-a76                      psci            z0                              cpu intermediate                #        #  O        =           P   $   %        `           m   @                                 @                      &                      "            '                  cpu@700          cpu           arm,cortex-a76                      psci            z0                              cpu intermediate                #        #  O        =           P   $   %        `           m   @                                 @                      &                      "            '                  idle-states         psci       cpu-retention-l           arm,idle-state                     	           2        +   d        ;  @                  cpu-retention-b           arm,idle-state                     	           2        +   d        ;  x            $      cpu-off-l             arm,idle-state                    	           d        +           ;  4                   cpu-off-b             arm,idle-state                    	           d        +           ;  l            %         l2-cache0             cache           L           b           o   @                      (         X            !      l2-cache1             cache           L           b           o   @                      (         X            &      l3-cache              cache           L           b           o   @                    X            (         fixed-factor-clock-13m            fixed-factor-clock          f                )        s           }           clk13m              =      oscillator-26m            fixed-clock         f                    clk26m              )      oscillator-32k            fixed-clock         f                       clk32k        opp-table-gpu             operating-points-v2             p   opp-299000000                `          	X                 opp-332000000                           	h                 opp-366000000                з          	<                 opp-400000000                ׄ           	Ҧ                 opp-434000000                P          
z                 opp-484000000                A           
4N                 opp-535000000                s          
}                 opp-586000000                "          
`                 opp-637000000                %@          
4                 opp-690000000                )           @                 opp-743000000                ,IG                           opp-796000000                /q                            opp-850000000                2          5                  opp-900000000-3              5           P                 opp-900000000-4              5           |                 opp-900000000-5              5                             opp-950000000-3              8ـ                           opp-950000000-4              8ـ          Y                 opp-950000000-5              8ـ          P                  opp-1000000000-3                 ;           ~                 opp-1000000000-4                 ;           t                 opp-1000000000-5                 ;           Y                     pmu-a55           arm,cortex-a55-pmu                                  *      pmu-a76           arm,cortex-a76-pmu                                  +      psci              arm,psci-1.0            smc       timer             arm,armv8-timer                   @                                               
             soc                      +             simple-bus                                             interrupt-controller@c000000              arm,gic-v3                                                                                                 	                               ppi-partitions     interrupt-partition-0                                         *      interrupt-partition-1                             +            syscon@c53a000            mediatek,mt8186-mcusys syscon                S                f                     syscon@10000000            mediatek,mt8186-topckgen syscon                                f               -      syscon@10001000       #    mediatek,mt8186-infracfg_ao syscon                                f           (               /      syscon@10003000           mediatek,mt8186-pericfg syscon                0                    b      pinctrl@10005000              mediatek,mt8186-pinctrl               P                           "             $             &             *             ,                           B  5iocfg0 iocfg_lt iocfg_lm iocfg_lb iocfg_bl iocfg_rb iocfg_rt eint            ?        O           [   ,                                                          6  gTP TP TP I2S0_HP_DI I2S3_DP_SPKR_DO SAR_INT_ODL BT_WAKE_AP_ODL WIFI_INT_ODL DPBRDG_INT_ODL NC EC_AP_HPD_OD NC TCHSCR_INT_1V8_ODL EC_AP_INT_ODL EC_IN_RW_ODL GSC_AP_INT_ODL AP_FLASH_WP_L HP_INT_ODL PEN_EJECT_OD NC NC UCAM_SEN_EN NC NC NC I2S2_DP_SPK_MCK I2S2_DP_SPKR_BCK I2S2_DP_SPKR_LRCK NC NC NC NC UART_GSC_TX_AP_RX UART_AP_TX_GSC_RX UART_DBGCON_TX_ADSP_RX UART_ADSP_TX_DBGCON_RX NC TCHSCR_REPORT_DISABLE NC EN_PP1800_DPBRDG SPI_AP_CLK_EC SPI_AP_CS_EC_L SPI_AP_DO_EC_DI SPI_AP_DI_EC_DO SPI_AP_CLK_GSC SPI_AP_CS_GSC_L SPI_AP_DO_GSC_DI SPI_AP_DI_GSC_DO UART_DBGCON_TX_SCP_RX UART_SCP_TX_DBGCON_RX EN_PP1200_CAM_X WLAN_MODULE_RST_L NC NC NC NC I2S1_HP_DO I2S1_HP_BCK I2S1_HP_LRCK I2S1_HP_MCK TCHSCR_RST_1V8_L SPI_AP_CLK_ROM SPI_AP_CS_ROM_L SPI_AP_DO_ROM_DI SPI_AP_DI_ROM_DO NC NC EMMC_STRB EMMC_CLK EMMC_CMD EMMC_RST_L EMMC_DATA0 EMMC_DATA1 EMMC_DATA2 EMMC_DATA3 EMMC_DATA4 EMMC_DATA5 EMMC_DATA6 EMMC_DATA7 AP_KPCOL0 NC NC NC TP SDIO_CLK SDIO_CMD SDIO_DATA0 SDIO_DATA1 SDIO_DATA2 SDIO_DATA3 NC NC NC NC NC NC NC MIPI_BL_PWM_1V8 DISP_RST_1V8_L MIPI_DPI_CLK MIPI_DPI_VSYNC MIPI_DPI_HSYNC MIPI_DPI_DE MIPI_DPI_D0 MIPI_DPI_D1 MIPI_DPI_D2 MIPI_DPI_D3 MIPI_DPI_D4 MIPI_DPI_D5 MIPI_DPI_D6 MIPI_DPI_DA7 MIPI_DPI_D8 MIPI_DPI_D9 MIPI_DPI_D10 MIPI_DPI_D11 PCM_BT_CLK PCM_BT_SYNC PCM_BT_DI PCM_BT_DO JTAG_TMS_TP JTAG_TCK_TP JTAG_TDI_TP JTAG_TDO_TP JTAG_TRSTN_TP NC NC UCAM_DET_ODL NC NC AP_I2C_TCHSCR_SCL_1V8 AP_I2C_TCHSCR_SDA_1V8 NC NC AP_I2C_DPBRDG_SCL_1V8 AP_I2C_DPBRDG_SDA_1V8 NC NC AP_I2C_AUD_SCL_1V8 AP_I2C_AUD_SDA_1V8 AP_I2C_DISP_SCL_1V8 AP_I2C_DISP_SDA_1V8 NC NC NC NC SCP_I2C_SENSOR_SCL_1V8 SCP_I2C_SENSOR_SDA_1V8 AP_EC_WARM_RST_REQ AP_XHCI_INIT_DONE USB3_HUB_RST_L EN_SPKR BEEP_ON AP_DISP_BKLTEN EN_PP6000_MIPI_DISP EN_PP6000_MIPI_DISP_150MA BT_KILL_1V8_L WIFI_KILL_1V8_L PWRAP_SPI0_CSN PWRAP_SPI0_CK PWRAP_SPI0_MO PWRAP_SPI0_MI SRCLKENA0 SRCLKENA1 SCP_VREQ_VAO AP_RTC_CLK32K AP_PMIC_WDTRST_L AUD_CLK_MOSI AUD_SYNC_MOSI AUD_DAT_MOSI0 AUD_DAT_MOSI1 AUD_CLK_MISO AUD_SYNC_MISO AUD_DAT_MISO0 AUD_DAT_MISO1 NC NC NC DPBRDG_RST_L LTE_W_DISABLE_L LTE_SAR_DETECT_L EN_PP3300_LTE_X LTE_PWR_OFF_L LTE_RESET_L TP TP               ,   aud-clk-mosi-off-pins                  pins-clk-sync           w               ~                  aud-clk-mosi-on-pins                   pins-clk-sync           w             aud-clk-miso-off-pins                  pins-clk-sync           w               ~                  aud-clk-miso-on-pins                   pins-clk-sync           w             aud-dat-mosi-off-pins                  pins-dat            w               ~                  aud-dat-mosi-on-pins                   pins-dat            w             aud-dat-miso-off-pins                  pins-dat            w               ~                  aud-dat-miso-on-pins                   pins-dat            w                               aud-gpio-i2s0-off-pins                 pins-sdata          w            aud-gpio-i2s0-on-pins                  pins-sdata          w           aud-gpio-i2s-off-pins                  pins-clk-sdata          w  8   9   :   ;                   aud-gpio-i2s1-on-pins                  pins-clk-sdata          w  8  9  :  ;         aud-gpio-i2s2-off-pins                 pins-cmd-dat            w                        aud-gpio-i2s2-on-pins                  pins-clk            w                        aud-gpio-i2s3-off-pins                 pins-sdata          w                     aud-gpio-i2s3-on-pins                  pins-sdata          w                      aud-gpio-pcm-off-pins                  pins-clk-sdata          w  s   t   u   v                   aud-gpio-pcm-on-pins                   pins-clk-sdata          w  s  t  u  v         aud-gpio-dmic-sec-pins                 pins            w                     bt-reset-pins               j   pins-bt-reset           w                     dpi-sleep-pins              u   pins-cmd-dat          @  w  g   h   i   j   k   l   m   n   o   p   q   r   e   d   f   c            
                  dpi-default-pins                t   pins-cmd-dat          @  w  g  h  i  j  k  l  m  n  o  p  q  r  e  d  f  c           
         cros-ec-int-pins                \   pins-ec-ap-int-odl          w            ~         edp-panel-fixed-pins                   pins-vreg-en            w                     en-pp1800-dpbrdg-pins                  pins-vreg-en            w  '                   gsc-int-pins                ^   pins-gsc-ap-int-odl         w            ~         i2c0-pins               G   pins-bus            w                                 ~         i2c1-pins               H   pins-bus            w                                 ~         i2c2-pins               L   pins-bus            w                                 ~         i2c3-pins               O   pins-bus            w                                 ~         i2c5-pins               U   pins-bus            w                                 ~         it6505-pins             P   pins-hpd            w  
          ~               pins-int            w            ~               pins-reset          w                              mmc0-default-pins               c   pins-clk            w  D           f      pins-cmd-dat          $  w  G  H  I  J  K  L  M  N  E         ~           e      pins-rst            w  F           e         mmc0-uhs-pins               d   pins-clk            w  D                      f      pins-cmd-dat          $  w  G  H  I  J  K  L  M  N  E         ~                      e      pins-ds         w  C                      f      pins-rst            w  F           e         mmc1-default-pins               f   pins-clk            w  T                      f      pins-cmd-dat            w  V  W  X  Y  U         ~                      e         mmc1-uhs-pins               g   pins-clk            w  T                      f      pins-cmd-dat            w  V  W  X  Y  U         ~                      e         mmc1-eint-pins              h   pins-dat1           w  W          ~           e         nor-default-pins                E   pins-clk-dat            w  ?  =  @                          pins-cs-dat         w  >  A  B                             pen-eject-pins                 pins            w            ~                  disp-pwm-pins               Z   pins            w  a                  speaker-codec-default-pins                 pins-sdb            w                     scp-default-pins                >   pins-scp-uart           w  0  1         spi1-pins               [   pins-bus            w  (  )  *  +                  ~         spi2-pins               ]   pins-bus            w  ,  -   .  /                  ~         spmi-pins      pins-bus            w             touchscreen-pins                I   pins-irq            w            ~               pins-reset          w  <                pins-report-sw          w  %                   trackpad-default-pins               M   pins-int-n          w            ~                  wifi-enable-pins                   pins-wifi-enable            w  6          wifi-wakeup-pins                   pins-wifi-wakeup            w            ~         en_pp6000-mipi-disp-150ma-fixed-pins                   pins-en         w                     panel-default-pins              y   pins-en         w  b                      syscon@10006000       )    mediatek,mt8186-scpsys syscon simple-mfd                  `           power-controller          !    mediatek,mt8186-power-controller                         +                           B   power-domain@0                           -            mfg00                        +                          .   power-domain@1                         /                     +                          0   power-domain@2                                power-domain@3                                      power-domain@17                         -      -         $   subsys-csirx-top0 subsys-csirx-top1                   power-domain@4                          -      /   =         sys_ck ref_ck                     power-domain@5                          /   B   /   ?         sys_ck ref_ck                     power-domain@18                         -   /   -   >         audioadsp subsys-adsp-bus                        +                  power-domain@19                                  +                  power-domain@20                        /                        power-domain@16                        /                  power-domain@6                    0      -   *   -   +   1   
   1      1      1         M   disp mdp subsys-smi-infra subsys-smi-common subsys-smi-gals subsys-smi-iommu               /                     +                  power-domain@14                         -   )   2             vdec0 larb             /                  power-domain@10             
      8      -      -      -      -       3      -   #   -   %      6   cam0 cam1 cam2 cam3 gals subsys-cam-tm subsys-cam-top              /                     +                  power-domain@12                               power-domain@11                                  power-domain@7                          4      -   &         gals subsys-img-top            /                     +                  power-domain@8                                   power-domain@9              	      (      -   '   5       5      5      5         P   subsys-ipe-top subsys-ipe-larb0 subsys-ipe-larb1 subsys-ipe-smi subsys-ipe-gals            /                  power-domain@13                         -   $   6            venc0 subsys-larb              /                  power-domain@15                         -   :   7      7         %   wpe0 subsys-larb-ck subsys-larb-pclk               /                           watchdog@10007000             mediatek,mt8186-wdt          #              p                (            ;            _      syscon@1000c000       "    mediatek,mt8186-apmixedsys syscon                                 f                     pwrap@1000d000            mediatek,mt8186-pwrap syscon                                  5pwrap                                     /      /          	   spi wrap       pmic               mediatek,mt6366 mediatek,mt6358                  T   ,                    audio-codec       ,    mediatek,mt6366-sound mediatek,mt6358-sound         h   8        t         regulators        4    mediatek,mt6366-regulator mediatek,mt6358-regulator            9           9           9           9           9           9           9           9           9        '   9        ;   9        K   9        [   :        k   ;        {   <           <   vcore           pp0750_dvdd_core             dp         5           j                                   #      vdram1          pp1125_emi_vdd2          *         *          0                                    #            ;      vgpu            ppvar_dvdd_vgpu                    ~          j                                  7   .        N             0      vproc11         ppvar_dvdd_proc_bc_mt6366            	'         O          j                                   #            '      vproc12         ppvar_dvdd_proc_lc           	'         O          j                                   #                  vs1         pp2000_vs1                              0                     #            :      vs2         pp1350_vs2           p         p          0                     #            <      va12            pp1200_va12          O         O                   #      vaud28          pp2800_vaud28            *         *                      8      vaux18          pp1840_vaux18            w@                         vbif28          pp2800_vbif28            *         *                vcn18           pp1800_vcn18_x           w@         w@                vcn28           pp2800_vcn28_x           *         *                vefuse          pp1800_vefuse            w@         w@                vfe28           pp2800_vfe28_x           *         *                vemc            pp3000_vemc          -         -           <            e      vibr            pp2800_vibr_x            *         *           <      vio18           pp1800_vio18_s3          w@         w@          
         #            J      vio28           pp2800_vio28_x           *         *                vm18            pp1800_emi_vdd1          w@                   E         #      vmc         pp3000_vmc           -         -           <      vmddr           pm0750_emi_vmddr             
`         q          E         #      vmch            pp3000_vmch          -         -           <      vcn33           pp3300_vcn33_x           2Z         2Z                vdram2          pp0600_emi_vddq          	'         	'                   #      vrf12           pp1200_vrf12_x           O         O           x      vrf18           pp1800_vrf18_x           w@         w@           x      vsim1           pp1860_vsim1_x           w@         a                vsim2           pp2760_vsim2_x           )2         *@                      Q      vsram-gpu           pp0900_dvdd_sram_gpu             P                   j                   7   0        N             .      vsram-others            pp0900_dvdd_sram_core                               j                    #      vsram-proc11            pp0900_dvdd_sram_bc          P                    j                    #      vsram-proc12            pp0900_dvdd_sram_lc          P                    j                    #      vusb            pp3070_vusb          -         .0                   #      vxo22           pp2240_vxo22             !         ".            x         #         rtc       (    mediatek,mt6366-rtc mediatek,mt6358-rtc             spmi@10015000         *    mediatek,mt8186-spmi mediatek,mt8195-spmi                 P                            5pmif spmimst                /      /       -   2      (   pmif_sys_ck pmif_tmr_ck spmimst_clk_mux         k   -   2        {   -   t                                           	   disabled          timer@10017000        ,    mediatek,mt8186-timer mediatek,mt6765-timer              p                                          =      mailbox@1022c000              mediatek,mt8186-gce              "       @             /            gce                                              q      scp@10500000              mediatek,mt8186-scp               P             \             	  5sram cfg                                  default            >        mediatek/mt8186/scp.img            ?         okay                   cros-ec-rpmsg             google,cros-ec-rpmsg            cros-ec-rpmsg            adsp@10680000             mediatek,mt8186-dsp       @       h                           h            h                5cfg sram sec bus                -   /   -   >         audiodsp adsp_bus           k   -   /   -   >        {   )   -   E        rx tx              @   A           B            okay               C   D                  mailbox@10686100              mediatek,mt8186-adsp-mbox                            ha                      i                   @      mailbox@10687100              mediatek,mt8186-adsp-mbox                            hq                      j                   A      spi@11000000              mediatek,mt8186-nor                                     -   3   /   O   /   c   /   d         spi sf axi axi_s            k   -   3        {   -   P              %                okay            default            E                     +       flash@0           jedec,spi-nor                        S         adc@11001000          .    mediatek,mt8186-auxadc mediatek,mt8173-auxadc                                                /   "         main                      serial@11002000       *    mediatek,mt8186-uart mediatek,mt6577-uart                                         p                   )   /         	   baud bus             okay          serial@11003000       *    mediatek,mt8186-uart mediatek,mt6577-uart                 0                       q                   )   /         	   baud bus          	   disabled          i2c@11007000              mediatek,mt8186-i2c                p                                    i                   F       /   '      	   main dma            s                        +          	   disabled            default            G      i2c@11008000              mediatek,mt8186-i2c                                                    j                   F      /   '      	   main dma            s                        +             okay            default            H                 *  @   touchscreen@4f            hid-over-i2c                O        T   ,              default            I        i   J        D   K        J          a            i2c@11009000              mediatek,mt8186-i2c                                                   k                   F      /   '      	   main dma            s                        +          	   disabled            default            L                 *  '   trackpad@15           elan,ekth3000                       T   ,              default            M        p   N         {         i2c@1100f000              mediatek,mt8186-i2c                                                   l                   F      /   '      	   main dma            s                        +             okay            default            O            dp-bridge@5c              ite,it6505              \        T   ,              default            P                       Q           R           ,                 S               ports                        +       port@0                  endpoint                р           T            v         port@1                             i2c@11011000              mediatek,mt8186-i2c                                                 m                   F      /   '      	   main dma            s                        +          	   disabled          i2c@11016000              mediatek,mt8186-i2c               `                                   b                   F      /   '      	   main dma            s                        +             okay            default            U            codec@1a              realtek,rt5682s                     T   ,                            J           J            J           V                                i2c@1100d000              mediatek,mt8186-i2c                                                   c                   F      /   '      	   main dma            s                        +          	   disabled          i2c@11004000              mediatek,mt8186-i2c                @             	                      n                   F      /   '      	   main dma            s                        +          	   disabled          i2c@11005000              mediatek,mt8186-i2c                P             
                     o                   F      /   '      	   main dma            s                        +          	   disabled          spi@1100a000          (    mediatek,mt8186-spi mediatek,mt6765-spi                      +                                                            -   K   -      /            parent-clk sel-clk spi-clk        	   disabled          thermal-sensor@1100b000           mediatek,mt8186-lvts                                         c                   /   	        ,   /            3   W   X      $  ?lvts-calib-data-1 lvts-calib-data-2         P                     svs@1100bc00              mediatek,mt8186-svs                                                         /   	         main            3   Y   W      (  ?svs-calibration-data t-calibration-data         ,   /           fsvs_rst       pwm@1100e000          2    mediatek,mt8186-disp-pwm mediatek,mt8183-disp-pwm                                                       r               -      /   4         main mm          okay            default            Z                  spi@11010000          (    mediatek,mt8186-spi mediatek,mt6765-spi                      +                                                            -   K   -      /   8         parent-clk sel-clk spi-clk           okay            default            [        }       ec@0              google,cros-ec-spi                       T   ,              default            \         B@   i2c-tunnel            google,cros-ec-i2c-tunnel                                   +       sbs-battery@f             sbs,sbs-battery                                            typec             google,cros-ec-typec                         +       connector@0           usb-c-connector                      left            dual            host            source        connector@1           usb-c-connector                     right           dual            host            source        	   disabled             extcon0           google,extcon-usbc-cros-ec                          S      keyboard-controller           google,cros-ec-keyb-switches          cbas              google,cros-cbas                spi@11012000          (    mediatek,mt8186-spi mediatek,mt6765-spi                      +                                                            -   K   -      /   ;         parent-clk sel-clk spi-clk           okay            default            ]        		   ,   -           }       tpm@0             google,cr50                      T   ,              default            ^         B@         spi@11013000          (    mediatek,mt8186-spi mediatek,mt6765-spi                      +                 0                                          -   K   -      /   <         parent-clk sel-clk spi-clk        	   disabled          spi@11014000          (    mediatek,mt8186-spi mediatek,mt6765-spi                      +                 @                       t                   -   K   -      /   J         parent-clk sel-clk spi-clk        	   disabled          spi@11015000          (    mediatek,mt8186-spi mediatek,mt6765-spi                      +                 P                       u                   -   K   -      /   K         parent-clk sel-clk spi-clk        	   disabled          clock-controller@11017000             mediatek,mt8186-imp_iic_wrap                 p                f               F      serial@11018000       *    mediatek,mt8186-uart mediatek,mt6577-uart                                                          )   /         	   baud bus          	   disabled          i2c@11019000              mediatek,mt8186-i2c                                                 d                   F   	   /   '      	   main dma            s                        +          	   disabled          audio-controller@11210000             mediatek,mt8186-sound                !                      /   ,   /   6   -      -      -   F   -            -            -      -   e   -      -   h   -   ?   -   @   -   A   -   B   -   C   -      -      -      -      -      -   ,   )     }   aud_infra_clk mtkaif_26m_clk top_mux_audio top_mux_audio_int top_mainpll_d2_d4 top_mux_aud_1 top_apll1_ck top_mux_aud_2 top_apll2_ck top_mux_aud_eng1 top_apll1_d8 top_mux_aud_eng2 top_apll2_d8 top_i2s0_m_sel top_i2s1_m_sel top_i2s2_m_sel top_i2s4_m_sel top_tdm_m_sel top_apll12_div0 top_apll12_div1 top_apll12_div2 top_apll12_div4 top_apll12_div_tdm top_mux_audio_h top_clk26m_clk                                  	              /        	&   -        ,   _         	  faudiosys             okay               `                  usb@11201000          #    mediatek,mt8186-mtu3 mediatek,mtu3                        -     >              	  5mac ippc          (      -      /   =   /   3   /      /   >      $   sys_ck ref_ck mcu_ck dma_ck xhci_ck               /               	8   a              B                        +                     {        	=   b               okay       usb@11200000          '    mediatek,mt8186-xhci mediatek,mtk-xhci                                 5mac       (      -      /   =   /   3   /      /   >      $   sys_ck ref_ck mcu_ck dma_ck xhci_ck               &                okay            	T   N         mmc@11230000          (    mediatek,mt8186-mmc mediatek,mt8183-mmc               #                                   -      /      /   U   /            source hclk source_cg crypto                   d               k   -           {               okay            default state_uhs              c        	`   d        	j           
          	t         	         	         	         	         	         	         	        	         	           
   e        
   J      mmc@11240000          (    mediatek,mt8186-mmc mediatek,mt8183-mmc               $                                  -      /      /   V         source hclk source_cg           k   -           {   -   o         okay            default state_uhs state_eint               f        	`   g        
   h        
'msdc sdio_wakeup             T          e          ,   W                        +            	j           
          
7         
H         
V         
c         {         
y         
         	        
   N        
   J        
   i   bluetooth@2           mediatek,mt7921s-bluetooth                      default            j           ,               usb@11281000          #    mediatek,mt8186-mtu3 mediatek,mtu3                (       -    (>              	  5mac ippc          $      /   B   /   ?   /   7   )   /   @      $   sys_ck ref_ck mcu_ck dma_ck xhci_ck               K               	8   k      l              B                        +                     {        	=   b  $            okay       usb@11280000          '    mediatek,mt8186-xhci mediatek,mtk-xhci               (                 5mac       $      /   B   /   ?   /   7   )   /   @      $   sys_ck ref_ck mcu_ck dma_ck xhci_ck               D                okay            	T   m         t-phy@11c80000        .    mediatek,mt8186-tphy mediatek,generic-tphy-v2                        +                                 okay       usb-phy@0                               )         ref         
               k      usb-phy@700               	             )         ref         
               l         t-phy@11ca0000        .    mediatek,mt8186-tphy mediatek,generic-tphy-v2                        +                                 okay       usb-phy@0                               )         ref         
           
               a         efuse@11cb0000        %    mediatek,mt8186-efuse mediatek,efuse                                               +      lvts1-calib@1cc                           W      lvts2-calib@2f8                           X      calib@550              P   P            Y      gpu-speedbin@59c                          
                   o      socinfo-data1@7a0                          dsi-phy@11cc0000              mediatek,mt8183-mipi-tx                                   )        f            
            mipi_tx0_pll             okay                w      clock-controller@13000000             mediatek,mt8186-mfgsys                                 f               n      gpu@13040000          &    mediatek,mt8186-mali arm,mali-bifrost                        @             n          0                                                 
'job mmu gpu            B      B           
core0 core1                    3   o      
  ?speed-bin               p        #  O         okay            
   0                  syscon@14000000           mediatek,mt8186-mmsys syscon                                   f           (              q          q              
   q                      1      mutex@14001000            mediatek,mt8186-disp-mutex                                    1                  '               
   q                 
               B         smi@14002000              mediatek,mt8186-smi-common                                      1      1      1      1            apb smi gals0 gals1            B               r      smi@14003000              mediatek,mt8186-smi-larb                  0                    1      1            apb smi                        r           B               ~      smi@14004000              mediatek,mt8186-smi-larb                  @                    1      1            apb smi                       r           B                     ovl@14005000          2    mediatek,mt8186-disp-ovl mediatek,mt8192-disp-ovl                 P                    1                 )               !   s           
   q     P               B         ovl@14006000          8    mediatek,mt8186-disp-ovl-2l mediatek,mt8192-disp-ovl-2l               `                    1                 *               !   s   !        
   q     `               B         rdma@14007000         4    mediatek,mt8186-disp-rdma mediatek,mt8183-disp-rdma               p                    1                 +               !   s   "        
   q     p               B         color@14009000        6    mediatek,mt8186-disp-color mediatek,mt8173-disp-color                                     1   	              -               
   q                    B         dpi@1400a000              mediatek,mt8186-dpi                                   -   ;   1                  pixel engine pll            k   -   ;        {   -   j              5                  B         	   disabled            default sleep              t        	`   u   port       endpoint               v            T            ccorr@1400b000        6    mediatek,mt8186-disp-ccorr mediatek,mt8192-disp-ccorr                                     1                 .               
   q                    B         aal@1400c000          2    mediatek,mt8186-disp-aal mediatek,mt8183-disp-aal                                     1                 0               
   q                    B         gamma@1400d000        6    mediatek,mt8186-disp-gamma mediatek,mt8183-disp-gamma                                     1                 1               
   q                    B         postmask@1400e000         <    mediatek,mt8186-disp-postmask mediatek,mt8192-disp-postmask                                   1                 2               
   q                    B         dither@1400f000       8    mediatek,mt8186-disp-dither mediatek,mt8183-disp-dither                                   1                 3               
   q                    B         dsi@14013000              mediatek,mt8186-dsi              0                    1      1      w         engine digital hs                 7                  B           ,   1           	8   w        (dphy             okay                         +       port       endpoint               x            }         panel@0                      2   ,   b            default            y        ?   z        K   {        W   J        e   |        o        $    starry,himax83102-j02 himax,hx83102             K   port       endpoint               }            x               iommu@14016000            mediatek,mt8186-iommu-mm                 `                    1            bclk                  9             8  x   ~                                                  B                          s      rdma@1401f000         4    mediatek,mt8186-disp-rdma mediatek,mt8183-disp-rdma                                  1                 4               !   s            
   q                    B         clock-controller@14020000             mediatek,mt8186-wpesys                                f               7      smi@14023000              mediatek,mt8186-smi-larb                 0                    7      7            apb smi                       r           B                     clock-controller@15020000             mediatek,mt8186-imgsys1                               f               4      smi@1502e000              mediatek,mt8186-smi-larb                                     4      4             apb smi            	           r           B                     clock-controller@15820000             mediatek,mt8186-imgsys2                               f                     smi@1582e000              mediatek,mt8186-smi-larb                                     4                    apb smi                       r           B                     video-decoder@16000000            mediatek,mt8186-vcodec-dec                                                       +                      @                 !   s                 video-codec@16025000              mediatek,mtk-vcodec-core                 P                      W             `  !   s      s      s      s      s      s      s      s      s      s      s      s                -   )   2      2       -   U      %   vdec-sel vdec-soc-vdec vdec vdec-top            k   -   )        {   -   U           B            smi@1602e000              mediatek,mt8186-smi-larb                                     2       2             apb smi                       r           B                     clock-controller@1602f000             mediatek,mt8186-vdecsys                              f               2      clock-controller@17000000             mediatek,mt8186-vencsys                                f               6      smi@17010000              mediatek,mt8186-smi-larb                                      6      6            apb smi                       r           B                     video-encoder@17020000        6    mediatek,mt8186-vcodec-enc mediatek,mt8183-vcodec-enc                                                      H  !   s      s      s      s      s      s      s      s      s               6         	   venc_sel            k   -   $        {   -   U           B                    jpeg-encoder@17030000         +    mediatek,mt8186-jpgenc mediatek,mtk-jpgenc                                                          6            jpgenc           !   s      s      s      s              B         clock-controller@1a000000             mediatek,mt8186-camsys                                 f               3      smi@1a001000              mediatek,mt8186-smi-larb                                      3      3             apb smi                       r           B   
                  smi@1a002000              mediatek,mt8186-smi-larb                                       3      3            apb smi                       r           B   
                  smi@1a00f000              mediatek,mt8186-smi-larb                                      3                   apb smi                       r           B                     smi@1a010000              mediatek,mt8186-smi-larb                                      3                    apb smi                       r           B                     clock-controller@1a04f000             mediatek,mt8186-camsys_rawa                              f                     clock-controller@1a06f000             mediatek,mt8186-camsys_rawb                              f                     clock-controller@1b000000             mediatek,mt8186-mdpsys                                 f                     smi@1b002000              mediatek,mt8186-smi-larb                                                         apb smi                       r           B                     clock-controller@1c000000             mediatek,mt8186-ipesys                                 f               5      smi@1c00f000              mediatek,mt8186-smi-larb                                      5      5            apb smi                       r           B   	                  smi@1c10f000              mediatek,mt8186-smi-larb                                     5       5             apb smi                       r           B   	                     thermal-zones      cpu-little0-thermal                                        trips      trip-alert0          L                   passive                   trip-alert1          s                   hot       trip-crit                              	   critical             cooling-maps       map0                     H                                cpu-little1-thermal                                       trips      trip-alert0          L                   passive                   trip-alert1          s                   hot       trip-crit                              	   critical             cooling-maps       map0                     H                                cpu-little2-thermal                                       trips      trip-alert0          L                   passive                   trip-alert1          s                   hot       trip-crit                              	   critical             cooling-maps       map0                     H                                cam-thermal                                       trips      trip-alert0          L                   passive       trip-alert1          s                   hot       trip-crit                              	   critical                nna-thermal                                       trips      trip-alert0          L                   passive       trip-alert1          s                   hot       trip-crit                              	   critical                adsp-thermal                                          trips      trip-alert0          L                   passive       trip-alert1          s                   hot       trip-crit                              	   critical                gpu-thermal                                       trips      trip-alert0          L                   passive                   trip-alert1          s                   hot       trip-crit                              	   critical             cooling-maps       map0                                      cpu-big0-thermal                         d                 trips      trip-alert0          L                   passive                   trip-alert1          s                   hot       trip-crit                              	   critical             cooling-maps       map0                                         cpu-big1-thermal                         d                 trips      trip-alert0          L                   passive                   trip-alert1          s                   hot       trip-crit                              	   critical             cooling-maps       map0                                         tboard1-thermal                                        tboard2-thermal                                           chosen           serial0:115200n8          memory@40000000          memory               @                 backlight-lcd0            pwm-backlight                                       2   ,                             0          G  @            |      bt-sco            linux,bt-sco                      dmic-codec            dmic-codec                      `           m   2      gpio-keys         
    gpio-keys           default               pen-insert-switch           Pen Insert             ,              }             {                               regulator-pp1800-dpbrdg-dx            regulator-fixed         default                       ,   '            pp1800_dpbrdg_dx                        J            R      regulator-pp3300-disp-x           regulator-fixed         default                       ,               pp3300_disp_x                                V      regulator-pp3300-ldo-z5           regulator-fixed         pp3300_ldo_z5            #                  2Z         2Z                 regulator-pp3300-s3           regulator-fixed       
  pp3300_s3            #                    V            N      regulator-pp3300-z2           regulator-fixed       
  pp3300_z2            #                  2Z         2Z                       V      regulator-pp4200-z2           regulator-fixed       
  pp4200_z2            #                  @@         @@                       9      regulator-pp5000-z2           regulator-fixed       
  pp5000_z2            #                  LK@         LK@                             regulator-ppvar-sys           regulator-fixed       
  ppvar_sys            #                           reserved-memory                      +               audio-dma-pool            shared-dma-pool         h                                           `      memory@61000000           shared-dma-pool              a                               C      memory@60000000           shared-dma-pool              `                               D      memory@50000000           shared-dma-pool              P       
                       ?         sound         ,    mediatek,mt8186-mt6366-rt1019-rt5682s-sound      C  aud_clk_mosi_off aud_clk_mosi_on aud_clk_miso_off aud_clk_miso_on aud_dat_miso_off aud_dat_miso_on aud_dat_mosi_off aud_dat_mosi_on aud_gpio_i2s0_off aud_gpio_i2s0_on aud_gpio_i2s1_off aud_gpio_i2s1_on aud_gpio_i2s2_off aud_gpio_i2s2_on aud_gpio_i2s3_off aud_gpio_i2s3_on aud_gpio_pcm_off aud_gpio_pcm_on aud_gpio_dmic_sec                     	`           
                                                                              *           4           ?           J           U           `           k           v                                                     I  Headphone HPOL Headphone HPOR IN1P Headset Mic Speakers Speaker HDMI1 TX       hs-playback-dai-link            I2S0            i2s         cpu    codec                           hs-capture-dai-link         I2S1            i2s         cpu    codec                           spk-share-dai-link          I2S2            cpu       spk-hdmi-playback-dai-link          I2S3            i2s         cpu    codec                             speaker-codec             realtek,rt1019p         default                                   ,                         regulator-usb-p1-vbus             regulator-fixed            ,               vbus1            LK@         LK@                                m      wifi-pwrseq           mmc-pwrseq-simple           default                    J   2           ,   3               i      wifi-wakeup       
    gpio-keys           default               wowlan-event            Wake on WiFi               ,                          {         en-pp6000-mipi-disp-150ma             regulator-fixed         en_pp6000_mipi_disp_150ma              ,                        default                        {      en-regulator-pp6000-mipi-disp             regulator-fixed         default                       ,               en_pp6000_mipi_disp                               V            z      thermal-sensor1           generic-adc-thermal         P            	               sensor-channel          &x            ,  '    :  a  N     a    u0        @  ^    
  P        `  G     p    $    8    L    _    s   |    [ (   N    C 8   :    2 H   ,                  thermal-sensor2           generic-adc-thermal         P            	              sensor-channel          &x            ,  '    :  a  N     a    u0        @  ^    
  P        `  G     p    $    8    L    _    s   |    [ (   N    C 8   :    2 H   ,                     	compatible interrupt-parent #address-cells #size-cells model ovl0 ovl-2l0 rdma0 rdma1 i2c0 i2c1 i2c2 i2c3 i2c5 mmc0 mmc1 serial0 clocks reg status clock-names operating-points-v2 proc-supply phandle opp-shared opp-hz opp-microvolt required-opps cpu device_type enable-method clock-frequency dynamic-power-coefficient capacity-dmips-mhz cpu-idle-states i-cache-size i-cache-line-size i-cache-sets d-cache-size d-cache-line-size d-cache-sets next-level-cache #cooling-cells mediatek,cci entry-method arm,psci-suspend-param local-timer-stop entry-latency-us exit-latency-us min-residency-us cache-level cache-unified #clock-cells clock-div clock-mult clock-output-names opp-supported-hw interrupts dma-ranges #interrupt-cells #redistributor-regions interrupt-controller mediatek,broken-save-restore-fw affinity #reset-cells reg-names gpio-controller #gpio-cells gpio-ranges gpio-line-names pinmux input-enable bias-pull-down input-schmitt-enable bias-disable output-low drive-strength output-high bias-pull-up #power-domain-cells domain-supply mediatek,infracfg mediatek,disable-extrst mediatek,reset-by-toprgu interrupts-extended Avdd-supply mediatek,dmic-mode vsys-ldo1-supply vsys-ldo2-supply vsys-ldo3-supply vsys-vcore-supply vsys-vdram1-supply vsys-vgpu-supply vsys-vmodem-supply vsys-vpa-supply vsys-vproc11-supply vsys-vproc12-supply vsys-vs1-supply vsys-vs2-supply vs1-ldo1-supply vs2-ldo1-supply vs2-ldo2-supply vs2-ldo3-supply regulator-name regulator-min-microvolt regulator-max-microvolt regulator-ramp-delay regulator-enable-ramp-delay regulator-allowed-modes regulator-always-on regulator-coupled-with regulator-coupled-max-spread assigned-clocks assigned-clock-parents #mbox-cells pinctrl-names pinctrl-0 firmware-name memory-region mediatek,rpmsg-name mbox-names mboxes power-domains spi-max-frequency #io-channel-cells i2c-scl-internal-delay-ns panel post-power-on-delay-ms hid-descr-addr vcc-supply wakeup-source #sound-dai-cells ovdd-supply pwr18-supply reset-gpios extcon link-frequencies remote-endpoint AVDD-supply DBVDD-supply LDO1-IN-supply MICVDD-supply realtek,jd-src resets nvmem-cells nvmem-cell-names #thermal-sensor-cells reset-names #pwm-cells mediatek,pad-select google,remote-bus sbs,i2c-retry-count sbs,poll-retry-count label power-role data-role try-power-role google,usb-port-id cs-gpios mediatek,apmixedsys mediatek,topckgen phys mediatek,syscon-wakeup vbus-supply pinctrl-1 bus-width non-removable cap-mmc-highspeed mmc-hs200-1_8v mmc-hs400-1_8v supports-cqe no-sd no-sdio cap-mmc-hw-reset hs400-ds-delay mediatek,hs400-ds-dly3 vmmc-supply vqmmc-supply pinctrl-2 interrupt-names cap-sd-highspeed sd-uhs-sdr104 sd-uhs-sdr50 keep-power-in-suspend cap-sdio-irq no-mmc mmc-pwrseq #phy-cells mediatek,discth bits power-domain-names mali-supply mediatek,gce-client-reg mediatek,gce-events mediatek,larb-id mediatek,smi iommus phy-names enable-gpios avdd-supply avee-supply pp1800-supply backlight rotation mediatek,larbs #iommu-cells mediatek,scp polling-delay polling-delay-passive thermal-sensors temperature hysteresis trip cooling-device stdout-path pwms power-supply brightness-levels num-interpolated-steps default-brightness-level num-channels wakeup-delay-ms wakeup-event-action linux,code linux,input-type enable-active-high vin-supply regulator-boot-on alignment no-map pinctrl-3 pinctrl-4 pinctrl-5 pinctrl-6 pinctrl-7 pinctrl-8 pinctrl-9 pinctrl-10 pinctrl-11 pinctrl-12 pinctrl-13 pinctrl-14 pinctrl-15 pinctrl-16 pinctrl-17 pinctrl-18 mediatek,adsp mediatek,platform audio-routing link-name dai-format mediatek,clk-provider sound-dai sdb-gpios gpio io-channels io-channel-names temperature-lookup-table 