     8     (            
                                                                     *   ,DH electronics i.MX8M Plus DHCOM on DRC02         5   2dh,imx8mp-dhcom-drc02 dh,imx8mp-dhcom-som fsl,imx8mp       aliases       &   =/soc@0/bus@30800000/ethernet@30bf0000         &   G/soc@0/bus@30800000/ethernet@30be0000         "   Q/soc@0/bus@30000000/gpio@30200000         "   W/soc@0/bus@30000000/gpio@30210000         "   ]/soc@0/bus@30000000/gpio@30220000         "   c/soc@0/bus@30000000/gpio@30230000         "   i/soc@0/bus@30000000/gpio@30240000         !   o/soc@0/bus@30800000/i2c@30a20000          !   t/soc@0/bus@30800000/i2c@30a30000          !   y/soc@0/bus@30800000/i2c@30a40000          !   ~/soc@0/bus@30800000/i2c@30a50000          !   /soc@0/bus@30800000/i2c@30ad0000          !   /soc@0/bus@30800000/i2c@30ae0000          !   /soc@0/bus@30800000/mmc@30b40000          !   /soc@0/bus@30800000/mmc@30b50000          !   /soc@0/bus@30800000/mmc@30b60000          6   /soc@0/bus@30800000/spba-bus@30800000/serial@30860000         6   /soc@0/bus@30800000/spba-bus@30800000/serial@30890000         6   /soc@0/bus@30800000/spba-bus@30800000/serial@30880000         $   /soc@0/bus@30800000/serial@30a60000       !   /soc@0/bus@30800000/spi@30bb0000          (   /soc@0/bus@30800000/i2c@30a40000/rtc@51       .   /soc@0/bus@30000000/snvs@30370000/snvs-rtc-lp         cpus                                 idle-states          psci       cpu-pd-wait          2arm,idle-state             3                                       !  
        2          D            cpu@0           Lcpu          2arm,cortex-a53          X            \             cpsci            q           ~   @                                 @                                         speed_grade                                          *           D         cpu@1           Lcpu          2arm,cortex-a53          X           \             cpsci            q           ~   @                                 @                                                               *           D         cpu@2           Lcpu          2arm,cortex-a53          X           \             cpsci            q           ~   @                                 @                                                               *           D         cpu@3           Lcpu          2arm,cortex-a53          X           \             cpsci            q           ~   @                                 @                                                               *           D         l2-cache0            2cache            5        C           s              @                   D            opp-table            2operating-points-v2          O        D      opp-1200000000          Z    G         a P        o              I               opp-1600000000          Z    _^         a ~        o               I               opp-1800000000          Z    kI         a B@        o                I                  clock-osc-32k            2fixed-clock                                osc_32k         D   6      clock-osc-24m            2fixed-clock                     n6         osc_24m         D   7      clock-ext1           2fixed-clock                     k@      	  clk_ext1            D   8      clock-ext2           2fixed-clock                     k@      	  clk_ext2            D   9      clock-ext3           2fixed-clock                     k@      	  clk_ext3            D   :      clock-ext4           2fixed-clock                     k@      	  clk_ext4            D   ;      funnel           2arm,coresight-static-funnel    in-ports                                 port@0          X       endpoint                       D            port@1          X      endpoint               	        D            port@2          X      endpoint               
        D            port@3          X      endpoint                       D               out-ports      port       endpoint                       D                  reserved-memory                                      dsp@92400000            X    @                        	  disabled             pmu          2arm,cortex-a53-pmu                        psci             2arm,psci-1.0             smc       thermal-zones      cpu-thermal                              !         trips      trip0           1 L        =          Spassive         D         trip1           1 s        =        	  Scritical             cooling-maps       map0            H         T  M                                 soc-thermal                              !          trips      trip0           1 L        =          Spassive         D         trip1           1 s        =        	  Scritical             cooling-maps       map0            H         T  M                                    timer            2arm,armv8-timer       0                                
           z          \      soc@0            2fsl,imx8mp-soc simple-bus                                                >                      soc_unique_id      etm@28440000          "   2arm,coresight-etm4x arm,primecell           X(D             s           \      ]      	  wapb_pclk       out-ports      port       endpoint                       D                  etm@28540000          "   2arm,coresight-etm4x arm,primecell           X(T             s           \      ]      	  wapb_pclk       out-ports      port       endpoint                       D   	               etm@28640000          "   2arm,coresight-etm4x arm,primecell           X(d             s           \      ]      	  wapb_pclk       out-ports      port       endpoint                       D   
               etm@28740000          "   2arm,coresight-etm4x arm,primecell           X(t             s           \      ]      	  wapb_pclk       out-ports      port       endpoint                       D                  funnel@28c03000       +   2arm,coresight-dynamic-funnel arm,primecell          X(0            \      ]      	  wapb_pclk       in-ports                                 port@0          X       endpoint                       D            port@1          X      endpoint             port@2          X      endpoint                out-ports      port       endpoint                       D                  etf@28c04000              2arm,coresight-tmc arm,primecell         X(@            \      ]      	  wapb_pclk       in-ports       port       endpoint                       D               out-ports      port       endpoint                       D                   etr@28c06000              2arm,coresight-tmc arm,primecell         X(`            \      ]      	  wapb_pclk       in-ports       port       endpoint                        D                  bus@30000000             2fsl,aips-bus simple-bus         X0    @                                       gpio@30200000            2fsl,imx8mp-gpio fsl,imx35-gpio          X0                     @          A           \                                                         !                W  DRC02-In1     DHCOM-I DRC02-HW2 DRC02-HW0 DHCOM-B DHCOM-A  DHCOM-H                              D   E   rs485-rx-en-hog                                 rs485-rx-en                   gpio@30210000            2fsl,imx8mp-gpio fsl,imx35-gpio          X0!                    B          C           \                                                         !       #         >          DHCOM-O DHCOM-N  SOM-HW1         DRC02-In2                      D   I      gpio@30220000            2fsl,imx8mp-gpio fsl,imx35-gpio          X0"                    D          E           \                                                          !       8      !               F                SOM-HW0        SOM-MEM0 SOM-MEM1 SOM-MEM2 SOM-HW2                 D   W      gpio@30230000            2fsl,imx8mp-gpio fsl,imx35-gpio          X0#                    F          G           \                                                         !       R          1                     SOM-HW1        DRC02-Out2                D   R      gpio@30240000            2fsl,imx8mp-gpio fsl,imx35-gpio          X0$                    H          I           \                                                         !       r         8    DHCOM-C                    DHCOM-E DRC02-Out1                 D   @      tmu@30260000             2fsl,imx8mp-tmu          X0&             \                "        calib                      D         watchdog@30280000            2fsl,imx8mp-wdt fsl,imx21-wdt            X0(                    N           \             okay            default         )   #         3      watchdog@30290000            2fsl,imx8mp-wdt fsl,imx21-wdt            X0)                    O           \           	  disabled          watchdog@302a0000            2fsl,imx8mp-wdt fsl,imx21-wdt            X0*                    
           \           	  disabled          timer@302d0000           2fsl,imx8mp-gpt fsl,imx6dl-gpt           X0-                    7           \                    wipg per       timer@302e0000           2fsl,imx8mp-gpt fsl,imx6dl-gpt           X0.                    6           \                    wipg per       timer@302f0000           2fsl,imx8mp-gpt fsl,imx6dl-gpt           X0/                    5           \                    wipg per       pinctrl@30330000             2fsl,imx8mp-iomuxc           X03           D  )   $   %   &   '   (   )   *   +   ,   -   .   /   0   1   2   3   4        default         D   !   dhcom-a-grp         H   8                         D   %      dhcom-b-grp         H   4                         D   &      dhcom-c-grp         H    0                      D   '      dhcom-d-grp         H                          D   (      dhcom-e-grp         H                           D   )      dhcom-f-grp         H  $                        D   *      dhcom-g-grp         H     t                       D   +      dhcom-h-grp         H   @                         D   ,      dhcom-i-grp         H   (                         D   C      dhcom-j-grp         H   ,                         D   -      dhcom-k-grp         H                           D   .      dhcom-l-grp         H   0                         D   /      dhcom-m-grp         H    <                      D   D      dhcom-n-grp         H                           D   0      dhcom-o-grp         H                           D   1      dhcom-p-grp         H                           D   G      dhcom-q-grp         H   H                         D   H      dhcom-r-grp         H   D                         D   2      dhcom-s-grp         H   <                         D   3      dhcom-int-grp           H     <                      D   4      dhcom-hog-base-grp          H  8             @    <             @    @             @      x           @                 @    D             @          D   $      dhcom-ecspi1-grp          `  H     `  X         D    d  `         D    h  \         D    l              @        D   ?      dhcom-ecspi2-grp          `  H    P  h          D    T  p          D    X  l          D    \              @        D   A      dhcom-eqos-rgmii-grp         P  H   T                    X                 l                    p                    h                    d                    `                    \                    x                    t                    |                                                                                   dhcom-eqos-rmii-grp         H   T                    X                 l                    h                    d                    x                   t                    |                                        `             @          D   s      dhcom-ethphy0-grp           H  ,                "        D   u      dhcom-ethphy1-grp         0  H  P                  T                        D   q      dhcom-fec-rgmii-grp        H      x           X                  \    |           `               d               h                  l                  t                  p               x                  |                                                                                                             dhcom-fec-rmii-grp          H  X                  \    |           `               d               p                              x                  |                                        x      @          D   o      dhcom-flexcan1-grp        0  H    8  L        T    4             T        D   M      dhcom-flexcan2-grp        0  H  0               T  4    P        T        D   N      dhcom-flexspi-grp           H     @                  D                   X                   \                   `                  d                      D   m      dhcom-hdmi-grp        0  H  H                T  L                T      dhcom-i2c3-grp        0  H    p         @      t         @          D   O      dhcom-i2c3-gpio-grp       0  H    p                  t                      D   P      dhcom-i2c4-grp        0  H    x         @      |         @          D   Y      dhcom-i2c4-gpio-grp       0  H    x                  |                      D   Z      dhcom-i2c5-grp        0  H  @          @    D          @          D   ]      dhcom-i2c5-gpio-grp       0  H  @                  D                        D   ^      dhcom-ioexp-grp         H  0                "        D   X      dhcom-pmic-grp          H                  @          D   T      dhcom-pwm1-grp          H     x                      D   =      dhcom-tc9595-grp          0  H  L             @ F  4               A        D   Q      dhcom-sai3-grp        `  H    $                (                                 ,                     dhcom-touch-grp         H  H             @          D   U      dhcom-uart1-grp       0  H               I                 I        D   B      dhcom-uart2-grp       `  H  (              I  ,                 I                 I                   I        D   J      dhcom-uart3-grp       0  H    @          I    D             I        D   F      dhcom-uart4-grp       0  H  8               I  <                 I        D   [      dhcom-usb1-grp        0  H   L                   P                        D         dhcom-usdhc1-grp            H                                                                                                                           D   _      dhcom-usdhc1-100mhz-grp         H                                                                                                                           D   `      dhcom-usdhc1-200mhz-grp         H                                                                                                                           D   a      dhcom-usdhc2-grp            H                         $                   (                   ,                   0                   4                 $                        D   c      dhcom-usdhc2-100mhz-grp         H                         $                   (                   ,                   0                   4                 $                        D   e      dhcom-usdhc2-200mhz-grp         H                         $                   (                   ,                   0                   4                 $                        D   f      dhcom-usdhc2-vmmc-grp           H     8                       D         dhcom-usdhc2-gpio-grp           H                @          D   d      dhcom-usdhc3-grp            H  $              (                h              l              p              t              |                L  $             P  (             T  ,             H  0                          A        D   i      dhcom-usdhc3-100mhz-grp         H  $              (                h              l              p              t              |                L  $             P  (             T  ,             H  0                          A        D   j      dhcom-usdhc3-200mhz-grp         H  $              (                h              l              p              t              |                L  $             P  (             T  ,             H  0                          A        D   k      dhcom-wdog-grp          H     |                      D   #         syscon@30340000          2fsl,imx8mp-iomuxc-gpr syscon            X04             D   L      efuse@30350000        )   2fsl,imx8mp-ocotp fsl,imx8mm-ocotp syscon            X05             \                                  unique-id@8         X              D         speed-grade@10          X              D         mac-address@90          X              D   n      mac-address@96          X              D   r      calib@264           X  d           D   "         clock-controller@30360000         $   2fsl,imx8mp-anatop fsl,imx8mm-anatop         X06                      snvs@30370000         #   2fsl,sec-v4.0-mon syscon simple-mfd          X07             D   5   snvs-rtc-lp          2fsl,sec-v4.0-mon-rtc-lp         Q   5        X   4                                    \            	  wsnvs-rtc          snvs-powerkey            2fsl,sec-v4.0-pwrkey         Q   5                          \              wsnvs-pwrkey         _   t         m      	  disabled          snvs-lpgpr        +   2fsl,imx8mp-snvs-lpgpr fsl,imx7d-snvs-lpgpr           clock-controller@30380000            2fsl,imx8mp-ccm          X08                    U          V                      \   6   7   8   9   :   ;      4  wosc_32k osc_24m clk_ext1 clk_ext2 clk_ext3 clk_ext4       (  {      B            g      h            (        8      ,      A      8      @                ; / e         D         reset-controller@30390000            2fsl,imx8mp-src syscon           X09                    Y                      D         gpc@303a0000             2fsl,imx8mp-gpc          X0:                                 W                          pgc                              power-domain@0                      X            D         power-domain@1                      X           D         power-domain@2                      X           D         power-domain@3                      X           D         power-domain@4                      X           \      i      j             {     2      i      j              A      8      8        ; / ׄ         D         power-domain@5                      X           \          6        {      l      H              8      8        ׄ /         D   w      power-domain@6                      X           \                 <        D         power-domain@7                      X           \           f        {      e      f              8      8        / ׄ         D   <      power-domain@8                      X           \             D         power-domain@9                      X   	        \           4           <        D         power-domain@10                     X   
        \                  D         power-domain@11                     X           D         power-domain@12                     X           D         power-domain@13                     X           D         power-domain@14                     X           \           c        {      d      c              @      3        e k@        D         power-domain@15                     X           D         power-domain@16                     X           D         power-domain@17                     X           \     7             {     7              @        e         D         power-domain@18                     X           \             D                  bus@30400000             2fsl,aips-bus simple-bus         X0@   @                                       pwm@30660000             2fsl,imx8mp-pwm fsl,imx27-pwm            X0f                    Q           \                    wipg per                  	  disabled            )   =        default       pwm@30670000             2fsl,imx8mp-pwm fsl,imx27-pwm            X0g                    R           \                    wipg per                  	  disabled          pwm@30680000             2fsl,imx8mp-pwm fsl,imx27-pwm            X0h                    S           \                    wipg per                  	  disabled          pwm@30690000             2fsl,imx8mp-pwm fsl,imx27-pwm            X0i                    T           \                    wipg per                  	  disabled          timer@306a0000           2nxp,sysctr-timer            X0j                    /           \   7        wper       timer@306e0000           2fsl,imx8mp-gpt fsl,imx6dl-gpt           X0n                    3           \                    wipg per       timer@306f0000           2fsl,imx8mp-gpt fsl,imx6dl-gpt           X0o                    3           \                    wipg per       timer@30700000           2fsl,imx8mp-gpt fsl,imx6dl-gpt           X0p                    4           \                    wipg per          bus@30800000             2fsl,aips-bus simple-bus         X0   @                                       spba-bus@30800000            2fsl,spba-bus simple-bus         X0                                          spi@30820000                                    "   2fsl,imx8mp-ecspi fsl,imx6ul-ecspi           X0                               \                    wipg per         Ĵ         {                    8            >             >                 rx tx         	  disabled            default         )   ?            @            spi@30830000                                    "   2fsl,imx8mp-ecspi fsl,imx6ul-ecspi           X0                                \                    wipg per         Ĵ         {                    8            >            >                 rx tx         	  disabled            default         )   A            @            spi@30840000                                    "   2fsl,imx8mp-ecspi fsl,imx6ul-ecspi           X0                    !           \                    wipg per         Ĵ         {                    8            >            >                 rx tx         	  disabled          serial@30860000          2fsl,imx8mp-uart fsl,imx6q-uart          X0                               \                    wipg per             >             >                  rx tx           okay            default         )   B   C   D         m        	   @                  E             serial@30880000          2fsl,imx8mp-uart fsl,imx6q-uart          X0                               \                    wipg per             >             >                  rx tx           okay            default         )   F   G   H                    I   
          serial@30890000          2fsl,imx8mp-uart fsl,imx6q-uart          X0                               \                    wipg per             >             >                  rx tx           okay            default         )   J         >        {                    1        Ĵ    bluetooth            2cypress,cyw4373a0-bt            N   K                ] =	       	  disabled             can@308c0000             2fsl,imx8mp-flexcan          X0                               \      n              wipg per         {      t              0        bZ         g            v   L              okay            default         )   M      can@308d0000             2fsl,imx8mp-flexcan          X0                               \      n              wipg per         {      u              0        bZ         g            v   L              okay            default         )   N         crypto@30900000          2fsl,sec-v4.0                                     X0                 0                    [           \      k      n      	  waclk ipg       jr@1000          2fsl,sec-v4.0-job-ring           X                     i         	  disabled          jr@2000          2fsl,sec-v4.0-job-ring           X                      j         jr@3000          2fsl,sec-v4.0-job-ring           X  0                   r            i2c@30a20000             2fsl,imx8mp-i2c fsl,imx21-i2c                                      X0                    #           \            	  disabled          i2c@30a30000             2fsl,imx8mp-i2c fsl,imx21-i2c                                      X0                    $           \            	  disabled          i2c@30a40000             2fsl,imx8mp-i2c fsl,imx21-i2c                                      X0                    %           \              okay                     default gpio            )   O           P           @                 @         bridge@f              2toshiba,tc9595 toshiba,tc358767         default         )   Q        X           wref         \     ?        {     =     ?      '              '         ]@ ]@e            R             	  disabled       ports                                port@0          X       endpoint                                   S        D                  pmic@25          2nxp,pca9450c            X   %        default         )   T             E                 regulators     BUCK1            P         B@          5                        BUCK2           $ ~        8 P         P         B@          5                          D         BUCK4            2Z         2Z                          D   V      BUCK5            w@         w@                          D   l      BUCK6                                             LDO1             w@         w@                        LDO3             w@         w@                        LDO4             2Z         2Z      LDO5             w@         2Z        D   h            adc@48           2ti,ads1015          X   H        P   K                                   channel@0           X          channel@1           X         channel@2           X         channel@3           X         channel@4           X         channel@5           X         channel@6           X         channel@7           X            touchscreen@49           2ti,tsc2004          X   I        P   R               default         )   U        d   V      	  disabled          eeprom@50            2atmel,24c32         o            X   P      rtc@51           2microcrystal,rv3032         X   Q        P   K               m      eeprom@53            2atmel,24c32         o            X   S      eeprom@58            2atmel,24c32d-wl         o            X   X      eeprom@5b            2atmel,24c32d-wl         o            X   [      gpio@74          2nxp,pca9539         X   t                            P   W                                  default         )   X         m        BT_REG_EN WL_REG_EN VIO_SWITCHED_#EN RTC_#INT ENET_QOS_#RST RGB_OSZ_ENABLE USB1_ID ADC_ALTER_RDY DHCOM-W DHCOM-V DHCOM-U DHCOM-T BT_HOST_WAKE BT_DEV_WAKE           D   K         i2c@30a50000             2fsl,imx8mp-i2c fsl,imx21-i2c                                      X0                    &           \              okay                     default gpio            )   Y           Z           @                 @            serial@30a60000          2fsl,imx8mp-uart fsl,imx6q-uart          X0                               \                    wipg per             >             >                  rx tx           okay            default         )   [      mailbox@30aa0000             2fsl,imx8mp-mu fsl,imx6sx-mu         X0                    X           \              x         mailbox@30e60000             2fsl,imx8mp-mu fsl,imx6sx-mu         X0                               x           \   \   $      	  disabled            D         i2c@30ad0000             2fsl,imx8mp-i2c fsl,imx21-i2c                                      X0                    L           \              okay                     default gpio            )   ]           ^           W                 W            i2c@30ae0000             2fsl,imx8mp-i2c fsl,imx21-i2c                                      X0                    M           \            	  disabled          mmc@30b40000          2   2fsl,imx8mp-usdhc fsl,imx8mm-usdhc fsl,imx7d-usdhc           X0                               \      n      _             wipg ahb per                                        	  disabled          "  default state_100mhz state_200mhz           )   _           `           a           b           V                                                        wifi@1          X         '   2cypress,cyw4373-fmac brcm,bcm4329-fmac           mmc@30b50000          2   2fsl,imx8mp-usdhc fsl,imx8mm-usdhc fsl,imx7d-usdhc           X0                               \      n      _             wipg ahb per                                          okay          "  default state_100mhz state_200mhz           )   c   d           e   d           f   d           I                 g           h      mmc@30b60000          2   2fsl,imx8mp-usdhc fsl,imx8mm-usdhc fsl,imx7d-usdhc           X0                               \      n      _             wipg ahb per                                          okay          "  default state_100mhz state_200mhz           )   i           j           k           V           l               spi@30bb0000             2nxp,imx8mp-fspi         X0                   !fspi_base fspi_mmap                k           \                    wfspi_en fspi            Ĵ         {                                        okay            default         )   m   flash@0          2jedec,spi-nor           X            +Ĵ         =           N            dma-controller@30bd0000           2fsl,imx8mp-sdma fsl,imx8mq-sdma         X0                               \            k        wipg ahb         _           jimx/sdma/sdma-imx7d.bin         D   >      ethernet@30be0000         -   2fsl,imx8mp-fec fsl,imx8mq-fec fsl,imx6sx-fec            X0           0         v          w          x          y         (  \                                    "  wipg ahb ptp enet_clk_ref enet_out            {      ^                                 6      :      9      9                                                  n        mac-address         v   L              okay            default         )   o           p        rmii                mdio                                 ethernet-phy@2        4   2ethernet-phy-id0007.c110 ethernet-phy-ieee802.3-c22              R                      )   q        default         X                                  R              okay            D   p            ethernet@30bf0000         '   2nxp,imx8mp-dwmac-eqos snps,dwmac-5.10a          X0                                         macirq eth_wake_irq          \                                wstmmaceth pclk ptp_ref tx           {      ^                          6      :      9                        r        mac-address            L           okay            default         )   s           t        rmii       mdio             2snps,dwmac-mdio                              ethernet-phy@1        4   2ethernet-phy-id0007.c110 ethernet-phy-ieee802.3-c22         \                   W                      )   u        default         X                                  K              okay            D   t      ethernet-phy@5        4   2ethernet-phy-id0022.1642 ethernet-phy-ieee802.3-c22              W                                  )   u        default         X                                  K            	  disabled                   bus@30c00000             2fsl,aips-bus simple-bus         X0   @                                       spba-bus@30c00000            2fsl,spba-bus simple-bus         X0                                          sai@30c10000             2fsl,imx8mp-sai fsl,imx8mq-sai           X0                       (  \   \              \      \      \           wbus mclk0 mclk1 mclk2 mclk3             v              v                  rx tx                  _         	  disabled          sai@30c20000             2fsl,imx8mp-sai fsl,imx8mq-sai           X0                       (  \   \             \      \      \           wbus mclk0 mclk1 mclk2 mclk3             v             v                  rx tx                  `         	  disabled          sai@30c30000             2fsl,imx8mp-sai fsl,imx8mq-sai           X0                       (  \   \             \   	   \   
   \           wbus mclk0 mclk1 mclk2 mclk3             v             v                  rx tx                  2         	  disabled          sai@30c50000             2fsl,imx8mp-sai fsl,imx8mq-sai           X0                       (  \   \             \      \      \           wbus mclk0 mclk1 mclk2 mclk3             v             v   	               rx tx                  Z         	  disabled          sai@30c60000             2fsl,imx8mp-sai fsl,imx8mq-sai           X0                       (  \   \             \      \      \           wbus mclk0 mclk1 mclk2 mclk3             v   
          v                  rx tx                  Z         	  disabled          sai@30c80000             2fsl,imx8mp-sai fsl,imx8mq-sai           X0                       (  \   \             \      \      \           wbus mclk0 mclk1 mclk2 mclk3             v             v                  rx tx                  o         	  disabled          easrc@30c90000        "   2fsl,imx8mp-easrc fsl,imx8mn-easrc           X0                    z           \   \           wmem            v             v             v             v             v             v             v             v                @  ctx0_rx ctx0_tx ctx1_rx ctx1_tx ctx2_rx ctx2_tx ctx3_rx ctx3_tx         )imx/easrc/easrc-imx8mn.bin          7  @        E         	  disabled          audio-controller@30ca0000            2fsl,imx8mp-micfil           X0                       0         m          n          ,          -         (  \   \      \   6      &      '            )  wipg_clk ipg_clk_app pll8k pll11k clkext3               v                 rx        	  disabled          aud2htx@30cb0000             2fsl,imx8mp-aud2htx          X0                               \   \   !        wbus            v                  tx        	  disabled          xcvr@30cc0000            2fsl,imx8mp-xcvr          X0     0    0    0            !ram regs rxfifo txfifo        $                                         \   \      \   &   \      \   #        wipg phy spba pll_ipg                v             v                  rx tx           U   \          	  disabled             dma-controller@30e00000           2fsl,imx8mp-sdma fsl,imx8mq-sdma         X0             _           \   \                wipg ahb                "           jimx/sdma/sdma-imx7d.bin       dma-controller@30e10000           2fsl,imx8mp-sdma fsl,imx8mq-sdma         X0             _           \   \                wipg ahb                g           jimx/sdma/sdma-imx7d.bin         D   v      clock-controller@30e20000            2fsl,imx8mp-audio-blk-ctrl           X0                                 @  \           {      |      }                       A      &  wahb sai1 sai2 sai3 sai5 sai6 sai7 axi              w        {              p          D   \         interconnect@32700000            2fsl,imx8mp-noc fsl,imx8m-noc            X2p             \      g        \              x        D      opp-table            2operating-points-v2         D   x   opp-200000000           Z           opp-800000000           Z    /       opp-1000000000          Z    ;             bus@32c00000             2fsl,aips-bus simple-bus         X2   @                                       isi@32e00000             2fsl,imx8mp-isi          X2    @                          *           \                  waxi apb         p   y           y         	  disabled       ports                                port@0          X       endpoint               z        D   |         port@1          X      endpoint               {        D   }               isp@32e10000             2fsl,imx8mp-isp          X2                    J            \                            wisp aclk hclk pclk             y      y         	  }isp csi2            p   y          	  disabled       ports                                port@1          X               isp@32e20000             2fsl,imx8mp-isp          X2                    K            \                            wisp aclk hclk pclk             y      y         	  }isp csi2            p   y         	  disabled       ports                                port@1          X               dwe@32e30000             2nxp,imx8mp-dw100            X2                    d           \                  waxi ahb            y         csi@32e40000          *   2fsl,imx8mp-mipi-csi2 fsl,imx8mm-mipi-csi2           X2                               沀         \                            wpclk wrap phy axi           {                          >                 y         	  disabled       ports                                port@0          X          port@1          X      endpoint               |        D   z               csi@32e50000          *   2fsl,imx8mp-mipi-csi2 fsl,imx8mm-mipi-csi2           X2                    P           沀         \                            wpclk wrap phy axi           {                          >                 y         	  disabled       ports                                port@0          X          port@1          X      endpoint               }        D   {               dsi@32e60000             2fsl,imx8mp-mipi-dsim            X2             \                   wbus_clk sclk_mipi           {      b                    8               n6         n6                              y          	  disabled            	h             ports                                port@0          X       endpoint               ~        D            port@1          X      endpoint                                           D   S               display-controller@32e80000          2fsl,imx8mp-lcdif            X2             \                       wpix axi disp_axi                                 y         	  disabled       port       endpoint                       D   ~            display-controller@32e90000          2fsl,imx8mp-lcdif            X2                               \                       wpix axi disp_axi               y         	  disabled       port       endpoint                       D               blk-ctrl@32ec0000         !   2fsl,imx8mp-media-blk-ctrl syscon            X2                                    (                                      F  }bus mipi-dsi1 mipi-csi1 lcdif1 isi mipi-csi2 lcdif2 isp dwe mipi-dsi2                                                                              !            "            #            /  lcdif-rd lcdif-wr isi0 isi1 isi2 isp0 isp1 dwe        @  \                                              &  wapb axi cam1 cam2 disp1 disp2 isp phy         0  {      a      b           9     8            (        A      8      (      (      @        e          e =                   D   y   bridge@5c            2fsl,imx8mp-ldb          X   \     (         	  !ldb lvds            \     I        wldb         {                    (      	  disabled       ports                                port@0          X       endpoint                       D            port@1          X      endpoint             port@2          X      endpoint                      pcie-phy@32f00000            2fsl,imx8mp-pcie-phy         X2             U                    	pciephy perst                         	          	  disabled            D         blk-ctrl@32f10000             2fsl,imx8mp-hsio-blk-ctrl syscon         X2     $        \                  	  wusb pcie                                    (  }bus usb usb-phy1 usb-phy2 pcie pcie-phy       @                                                          noc-pcie usb1 usb2 pcie                                D         blk-ctrl@32fc0000             2fsl,imx8mp-hdmi-blk-ctrl syscon         X2           (  \      c                               wapb axi ref_266m ref_24m fdcc         (                                      =  }bus irqsteer lcdif pai pvi trng hdmi-tx hdmi-tx-phy hdcp hrv          0                                              hrv lcdif-hdmi hdcp                  	  disabled            D         interrupt-controller@32fc2000         %   2fsl,imx8mp-irqsteer fsl,imx-irqsteer            X2                    +                               	           	*   @        \      c        wipg                      	  disabled            D         display-bridge@32fc4000          2fsl,imx8mp-hdmi-pvi         X2@                                                	  disabled       ports                                port@0          X       endpoint                       D            port@1          X      endpoint                       D                  display-controller@32fc6000          2fsl,imx8mp-lcdif            X2`                                    \         c             wpix axi disp_axi                        	  disabled       port       endpoint                       D               hdmi@32fd8000            2fsl,imx8mp-hdmi-tx          X2   ~                                 \      c                       wiahb isfr cec pix           {                    6                      	7         	  disabled       ports                                port@0          X       endpoint                       D            port@1          X               phy@32fdff00             2fsl,imx8mp-hdmi-phy         X2            \      c              wapb ref         {                                                      	          	  disabled            D            pcie@33800000            2fsl,imx8mp-pcie         X3   @               !dbi config          \          7              wpcie pcie_bus pcie_aux          {      x                       9                                 Lpci         	D             0  ݁                                               	N           	X                             msi                    	e                       	x                         ~                            }                            |                            {           	           	                          U                    	apps turnoff            	         	  	pcie-phy          	  disabled          pcie-ep@33800000             2fsl,imx8mp-pcie-ep           X3           3     3             !dbi addr_space dbi2 atu         \          7              wpcie pcie_bus pcie_aux          {      x                       9        	N                             dma         	                         U                    	apps turnoff            	         	  	pcie-phy            	           	         	  disabled          gpu@38000000             2vivante,gc          X8                                 \           4           f        wcore shader bus reg                    {     3     4              A      A        ; ;                    D         gpu@38008000             2vivante,gc          X8                               \                 f        wcore bus reg                       {     5              A        ;                    D         video-codec@38300000             2nxp,imx8mm-vpu-g1           X80                               \             {      r              8        /                      video-codec@38310000             2nxp,imx8mq-vpu-g2           X81                               \     
        {      s      +              +        )' )'                     blk-ctrl@38330000            2fsl,imx8mp-vpu-blk-ctrl syscon          X83                                            }bus g1 g2 vc8000e           \          
     	        wg1 g2 vc8000e           {      `              8        /       0        %      $      &      $      '      $        g1 g2 vc8000e           D         npu@38500000             2vivante,gc          X8P                                 \                i      j        wcore shader bus reg                               D         interrupt-controller@38800000            2arm,gic-v3          X8     8                                                    	                        D         memory-controller@3d400000           2snps,ddrc-3.80a         X=@   @                          ddr-pmu@3d800000          %   2fsl,imx8mp-ddr-pmu fsl,imx8m-ddr-pmu            X=   @                 b         usb-phy@381f0040             2fsl,imx8mp-usb-phy          X8 @   @        \              wphy         {                                          	            okay            D         usb@32f10100             2fsl,imx8mp-dwc3         X2    8              \          @        whsio suspend                                                                      	@   @                     	  disabled       usb@38100000          
   2snps,dwc3           X8             \                 @        wbus_early ref suspend                  (           	              	usb2-phy usb3-phy            	         
        
"otg       	  disabled             usb-phy@382f0040             2fsl,imx8mp-usb-phy          X8/ @   @        \              wphy         {                                          	            okay            D         usb@32f10108             2fsl,imx8mp-dwc3         X2   8/              \          @        whsio suspend                                                                      	@   @                       okay             
*         
I   usb@38200000          
   2snps,dwc3           X8              \                 @        wbus_early ref suspend                  )           	              	usb2-phy usb3-phy            	         
        default         )           
"host            okay            
bhigh-speed           dsp@3b6e8000             2fsl,imx8mp-hifi4            X;n            \   \      \       \      \           wipg ocram core debug               w        
ptx rx rxdb        $  
{                                       )imx/dsp/hifi4.bin           U   \         	  	runstall          	  disabled             memory@40000000         Lmemory          X    @                regulator-eth-vio            2regulator-fixed         
   K                                 2Z         2Z        
eth_vio         
   V      regulator-usdhc2-vmmc            2regulator-fixed          
        
   I               
  .        default         )            2Z         2Z        
VDD_3V3_SD          
   d        
   V        D   g      regulator-vdd-3p3v-awo           2regulator-fixed                   2Z         2Z        
VDD_3P3V_AWO          wifi-pwrseq          2mmc-pwrseq-simple              K              D   b      chosen        6  
/soc@0/bus@30800000/spba-bus@30800000/serial@30860000            	interrupt-parent #address-cells #size-cells model compatible ethernet0 ethernet1 gpio0 gpio1 gpio2 gpio3 gpio4 i2c0 i2c1 i2c2 i2c3 i2c4 i2c5 mmc0 mmc1 mmc2 serial0 serial1 serial2 serial3 spi0 rtc0 rtc1 entry-method arm,psci-suspend-param local-timer-stop entry-latency-us exit-latency-us min-residency-us wakeup-latency-us phandle device_type reg clocks enable-method i-cache-size i-cache-line-size i-cache-sets d-cache-size d-cache-line-size d-cache-sets next-level-cache nvmem-cells nvmem-cell-names operating-points-v2 #cooling-cells cpu-idle-states cpu-supply cache-unified cache-level opp-shared opp-hz opp-microvolt opp-supported-hw clock-latency-ns opp-suspend #clock-cells clock-frequency clock-output-names remote-endpoint ranges no-map status interrupts polling-delay-passive polling-delay thermal-sensors temperature hysteresis trip cooling-device arm,no-tick-in-suspend cpu clock-names gpio-controller #gpio-cells interrupt-controller #interrupt-cells gpio-ranges gpio-line-names gpio-hog gpios line-name output-low #thermal-sensor-cells pinctrl-names pinctrl-0 fsl,ext-reset-output fsl,pins regmap offset linux,keycode wakeup-source assigned-clocks assigned-clock-parents assigned-clock-rates #reset-cells #power-domain-cells power-domains #pwm-cells dmas dma-names cs-gpios cts-gpios rts-gpios linux,rs485-enabled-at-boot-time uart-has-rtscts shutdown-gpios max-speed fsl,clk-source fsl,stop-mode pinctrl-1 scl-gpios sda-gpios reset-gpios data-lanes regulator-min-microvolt regulator-max-microvolt regulator-ramp-delay regulator-always-on regulator-boot-on nxp,dvs-run-voltage nxp,dvs-standby-voltage interrupts-extended vio-supply pagesize #mbox-cells fsl,tuning-start-tap fsl,tuning-step bus-width pinctrl-2 mmc-pwrseq vmmc-supply non-removable cap-power-off-card keep-power-in-suspend cd-gpios vqmmc-supply reg-names spi-max-frequency spi-tx-bus-width spi-rx-bus-width #dma-cells fsl,sdma-ram-script-name fsl,num-tx-queues fsl,num-rx-queues phy-handle phy-mode fsl,magic-packet reset-assert-us reset-deassert-us interrupt-names intf_mode micrel,led-mode #sound-dai-cells firmware-name fsl,asrc-rate fsl,asrc-format resets #interconnect-cells fsl,blk-ctrl power-domain-names samsung,pll-clock-frequency samsung,burst-clock-frequency samsung,esc-clock-frequency interconnects interconnect-names reset-names #phy-cells fsl,channel fsl,num-irqs reg-io-width bus-range num-lanes num-viewport interrupt-map-mask interrupt-map fsl,max-link-speed linux,pci-domain phys phy-names num-ib-windows num-ob-windows dma-ranges snps,gfladj-refclk-lpm-sel-quirk snps,parkmode-disable-ss-quirk dr_mode fsl,disable-port-power-control fsl,permanently-attached maximum-speed mbox-names mboxes gpio regulator-name vin-supply enable-active-high off-on-delay-us startup-delay-us stdout-path 